at91sam9263ek.c 8.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305
  1. /*
  2. * (C) Copyright 2007-2008
  3. * Stelian Pop <stelian.pop@leadtechdesign.com>
  4. * Lead Tech Design <www.leadtechdesign.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <common.h>
  25. #include <asm/sizes.h>
  26. #include <asm/arch/at91sam9263.h>
  27. #include <asm/arch/at91sam9263_matrix.h>
  28. #include <asm/arch/at91sam9_smc.h>
  29. #include <asm/arch/at91_pmc.h>
  30. #include <asm/arch/at91_rstc.h>
  31. #include <asm/arch/gpio.h>
  32. #include <asm/arch/io.h>
  33. #include <lcd.h>
  34. #include <atmel_lcdc.h>
  35. #if defined(CONFIG_RESET_PHY_R) && defined(CONFIG_MACB)
  36. #include <net.h>
  37. #endif
  38. DECLARE_GLOBAL_DATA_PTR;
  39. /* ------------------------------------------------------------------------- */
  40. /*
  41. * Miscelaneous platform dependent initialisations
  42. */
  43. static void at91sam9263ek_serial_hw_init(void)
  44. {
  45. #ifdef CONFIG_USART0
  46. at91_set_A_periph(AT91_PIN_PA26, 1); /* TXD0 */
  47. at91_set_A_periph(AT91_PIN_PA27, 0); /* RXD0 */
  48. at91_sys_write(AT91_PMC_PCER, 1 << AT91_ID_US0);
  49. #endif
  50. #ifdef CONFIG_USART1
  51. at91_set_A_periph(AT91_PIN_PD0, 1); /* TXD1 */
  52. at91_set_A_periph(AT91_PIN_PD1, 0); /* RXD1 */
  53. at91_sys_write(AT91_PMC_PCER, 1 << AT91_ID_US1);
  54. #endif
  55. #ifdef CONFIG_USART2
  56. at91_set_A_periph(AT91_PIN_PD2, 1); /* TXD2 */
  57. at91_set_A_periph(AT91_PIN_PD3, 0); /* RXD2 */
  58. at91_sys_write(AT91_PMC_PCER, 1 << AT91_ID_US2);
  59. #endif
  60. #ifdef CONFIG_USART3 /* DBGU */
  61. at91_set_A_periph(AT91_PIN_PC30, 0); /* DRXD */
  62. at91_set_A_periph(AT91_PIN_PC31, 1); /* DTXD */
  63. at91_sys_write(AT91_PMC_PCER, 1 << AT91_ID_SYS);
  64. #endif
  65. }
  66. #ifdef CONFIG_CMD_NAND
  67. static void at91sam9263ek_nand_hw_init(void)
  68. {
  69. unsigned long csa;
  70. /* Enable CS3 */
  71. csa = at91_sys_read(AT91_MATRIX_EBI0CSA);
  72. at91_sys_write(AT91_MATRIX_EBI0CSA,
  73. csa | AT91_MATRIX_EBI0_CS3A_SMC_SMARTMEDIA);
  74. /* Configure SMC CS3 for NAND/SmartMedia */
  75. at91_sys_write(AT91_SMC_SETUP(3),
  76. AT91_SMC_NWESETUP_(0) | AT91_SMC_NCS_WRSETUP_(0) |
  77. AT91_SMC_NRDSETUP_(0) | AT91_SMC_NCS_RDSETUP_(0));
  78. at91_sys_write(AT91_SMC_PULSE(3),
  79. AT91_SMC_NWEPULSE_(3) | AT91_SMC_NCS_WRPULSE_(3) |
  80. AT91_SMC_NRDPULSE_(3) | AT91_SMC_NCS_RDPULSE_(3));
  81. at91_sys_write(AT91_SMC_CYCLE(3),
  82. AT91_SMC_NWECYCLE_(5) | AT91_SMC_NRDCYCLE_(5));
  83. at91_sys_write(AT91_SMC_MODE(3),
  84. AT91_SMC_READMODE | AT91_SMC_WRITEMODE |
  85. AT91_SMC_EXNWMODE_DISABLE |
  86. #ifdef CFG_NAND_DBW_16
  87. AT91_SMC_DBW_16 |
  88. #else /* CFG_NAND_DBW_8 */
  89. AT91_SMC_DBW_8 |
  90. #endif
  91. AT91_SMC_TDF_(2));
  92. at91_sys_write(AT91_PMC_PCER, 1 << AT91SAM9263_ID_PIOA |
  93. 1 << AT91SAM9263_ID_PIOCDE);
  94. /* Configure RDY/BSY */
  95. at91_set_gpio_input(AT91_PIN_PA22, 1);
  96. /* Enable NandFlash */
  97. at91_set_gpio_output(AT91_PIN_PD15, 1);
  98. }
  99. #endif
  100. #ifdef CONFIG_HAS_DATAFLASH
  101. static void at91sam9263ek_spi_hw_init(void)
  102. {
  103. at91_set_B_periph(AT91_PIN_PA5, 0); /* SPI0_NPCS0 */
  104. at91_set_B_periph(AT91_PIN_PA0, 0); /* SPI0_MISO */
  105. at91_set_B_periph(AT91_PIN_PA1, 0); /* SPI0_MOSI */
  106. at91_set_B_periph(AT91_PIN_PA2, 0); /* SPI0_SPCK */
  107. /* Enable clock */
  108. at91_sys_write(AT91_PMC_PCER, 1 << AT91SAM9263_ID_SPI0);
  109. }
  110. #endif
  111. #ifdef CONFIG_MACB
  112. static void at91sam9263ek_macb_hw_init(void)
  113. {
  114. /* Enable clock */
  115. at91_sys_write(AT91_PMC_PCER, 1 << AT91SAM9263_ID_EMAC);
  116. /*
  117. * Disable pull-up on:
  118. * RXDV (PC25) => PHY normal mode (not Test mode)
  119. * ERX0 (PE25) => PHY ADDR0
  120. * ERX1 (PE26) => PHY ADDR1 => PHYADDR = 0x0
  121. *
  122. * PHY has internal pull-down
  123. */
  124. writel(pin_to_mask(AT91_PIN_PC25),
  125. pin_to_controller(AT91_PIN_PC0) + PIO_PUDR);
  126. writel(pin_to_mask(AT91_PIN_PE25) |
  127. pin_to_mask(AT91_PIN_PE26),
  128. pin_to_controller(AT91_PIN_PE0) + PIO_PUDR);
  129. /* Need to reset PHY -> 500ms reset */
  130. at91_sys_write(AT91_RSTC_MR, AT91_RSTC_KEY |
  131. AT91_RSTC_ERSTL | (0x0D << 8) |
  132. AT91_RSTC_URSTEN);
  133. at91_sys_write(AT91_RSTC_CR, AT91_RSTC_KEY | AT91_RSTC_EXTRST);
  134. /* Wait for end hardware reset */
  135. while (!(at91_sys_read(AT91_RSTC_SR) & AT91_RSTC_NRSTL));
  136. /* Re-enable pull-up */
  137. writel(pin_to_mask(AT91_PIN_PC25),
  138. pin_to_controller(AT91_PIN_PC0) + PIO_PUER);
  139. writel(pin_to_mask(AT91_PIN_PE25) |
  140. pin_to_mask(AT91_PIN_PE26),
  141. pin_to_controller(AT91_PIN_PE0) + PIO_PUER);
  142. at91_set_A_periph(AT91_PIN_PE21, 0); /* ETXCK_EREFCK */
  143. at91_set_B_periph(AT91_PIN_PC25, 0); /* ERXDV */
  144. at91_set_A_periph(AT91_PIN_PE25, 0); /* ERX0 */
  145. at91_set_A_periph(AT91_PIN_PE26, 0); /* ERX1 */
  146. at91_set_A_periph(AT91_PIN_PE27, 0); /* ERXER */
  147. at91_set_A_periph(AT91_PIN_PE28, 0); /* ETXEN */
  148. at91_set_A_periph(AT91_PIN_PE23, 0); /* ETX0 */
  149. at91_set_A_periph(AT91_PIN_PE24, 0); /* ETX1 */
  150. at91_set_A_periph(AT91_PIN_PE30, 0); /* EMDIO */
  151. at91_set_A_periph(AT91_PIN_PE29, 0); /* EMDC */
  152. #ifndef CONFIG_RMII
  153. at91_set_A_periph(AT91_PIN_PE22, 0); /* ECRS */
  154. at91_set_B_periph(AT91_PIN_PC26, 0); /* ECOL */
  155. at91_set_B_periph(AT91_PIN_PC22, 0); /* ERX2 */
  156. at91_set_B_periph(AT91_PIN_PC23, 0); /* ERX3 */
  157. at91_set_B_periph(AT91_PIN_PC27, 0); /* ERXCK */
  158. at91_set_B_periph(AT91_PIN_PC20, 0); /* ETX2 */
  159. at91_set_B_periph(AT91_PIN_PC21, 0); /* ETX3 */
  160. at91_set_B_periph(AT91_PIN_PC24, 0); /* ETXER */
  161. #endif
  162. }
  163. #endif
  164. #ifdef CONFIG_USB_OHCI_NEW
  165. static void at91sam9263ek_uhp_hw_init(void)
  166. {
  167. /* Enable VBus on UHP ports */
  168. at91_set_gpio_output(AT91_PIN_PA21, 0);
  169. at91_set_gpio_output(AT91_PIN_PA24, 0);
  170. }
  171. #endif
  172. #ifdef CONFIG_LCD
  173. vidinfo_t panel_info = {
  174. vl_col: 240,
  175. vl_row: 320,
  176. vl_clk: 4965000,
  177. vl_sync: ATMEL_LCDC_INVLINE_INVERTED |
  178. ATMEL_LCDC_INVFRAME_INVERTED,
  179. vl_bpix: 3,
  180. vl_tft: 1,
  181. vl_hsync_len: 5,
  182. vl_left_margin: 1,
  183. vl_right_margin:33,
  184. vl_vsync_len: 1,
  185. vl_upper_margin:1,
  186. vl_lower_margin:0,
  187. mmio: AT91SAM9263_LCDC_BASE,
  188. };
  189. void lcd_enable(void)
  190. {
  191. at91_set_gpio_value(AT91_PIN_PA30, 1); /* power up */
  192. }
  193. void lcd_disable(void)
  194. {
  195. at91_set_gpio_value(AT91_PIN_PA30, 0); /* power down */
  196. }
  197. static void at91sam9263ek_lcd_hw_init(void)
  198. {
  199. at91_set_A_periph(AT91_PIN_PC1, 0); /* LCDHSYNC */
  200. at91_set_A_periph(AT91_PIN_PC2, 0); /* LCDDOTCK */
  201. at91_set_A_periph(AT91_PIN_PC3, 0); /* LCDDEN */
  202. at91_set_B_periph(AT91_PIN_PB9, 0); /* LCDCC */
  203. at91_set_A_periph(AT91_PIN_PC6, 0); /* LCDD2 */
  204. at91_set_A_periph(AT91_PIN_PC7, 0); /* LCDD3 */
  205. at91_set_A_periph(AT91_PIN_PC8, 0); /* LCDD4 */
  206. at91_set_A_periph(AT91_PIN_PC9, 0); /* LCDD5 */
  207. at91_set_A_periph(AT91_PIN_PC10, 0); /* LCDD6 */
  208. at91_set_A_periph(AT91_PIN_PC11, 0); /* LCDD7 */
  209. at91_set_A_periph(AT91_PIN_PC14, 0); /* LCDD10 */
  210. at91_set_A_periph(AT91_PIN_PC15, 0); /* LCDD11 */
  211. at91_set_A_periph(AT91_PIN_PC16, 0); /* LCDD12 */
  212. at91_set_B_periph(AT91_PIN_PC12, 0); /* LCDD13 */
  213. at91_set_A_periph(AT91_PIN_PC18, 0); /* LCDD14 */
  214. at91_set_A_periph(AT91_PIN_PC19, 0); /* LCDD15 */
  215. at91_set_A_periph(AT91_PIN_PC22, 0); /* LCDD18 */
  216. at91_set_A_periph(AT91_PIN_PC23, 0); /* LCDD19 */
  217. at91_set_A_periph(AT91_PIN_PC24, 0); /* LCDD20 */
  218. at91_set_B_periph(AT91_PIN_PC17, 0); /* LCDD21 */
  219. at91_set_A_periph(AT91_PIN_PC26, 0); /* LCDD22 */
  220. at91_set_A_periph(AT91_PIN_PC27, 0); /* LCDD23 */
  221. at91_sys_write(AT91_PMC_PCER, 1 << AT91SAM9263_ID_LCDC);
  222. gd->fb_base = AT91SAM9263_SRAM0_BASE;
  223. }
  224. #endif
  225. int board_init(void)
  226. {
  227. /* Enable Ctrlc */
  228. console_init_f();
  229. /* arch number of AT91SAM9263EK-Board */
  230. gd->bd->bi_arch_number = MACH_TYPE_AT91SAM9263EK;
  231. /* adress of boot parameters */
  232. gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
  233. at91sam9263ek_serial_hw_init();
  234. #ifdef CONFIG_CMD_NAND
  235. at91sam9263ek_nand_hw_init();
  236. #endif
  237. #ifdef CONFIG_HAS_DATAFLASH
  238. at91sam9263ek_spi_hw_init();
  239. #endif
  240. #ifdef CONFIG_MACB
  241. at91sam9263ek_macb_hw_init();
  242. #endif
  243. #ifdef CONFIG_USB_OHCI_NEW
  244. at91sam9263ek_uhp_hw_init();
  245. #endif
  246. #ifdef CONFIG_LCD
  247. at91sam9263ek_lcd_hw_init();
  248. #endif
  249. return 0;
  250. }
  251. int dram_init(void)
  252. {
  253. gd->bd->bi_dram[0].start = PHYS_SDRAM;
  254. gd->bd->bi_dram[0].size = PHYS_SDRAM_SIZE;
  255. return 0;
  256. }
  257. #ifdef CONFIG_RESET_PHY_R
  258. void reset_phy(void)
  259. {
  260. #ifdef CONFIG_MACB
  261. /*
  262. * Initialize ethernet HW addr prior to starting Linux,
  263. * needed for nfsroot
  264. */
  265. eth_init(gd->bd);
  266. #endif
  267. }
  268. #endif