at91cap9adk.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373
  1. /*
  2. * (C) Copyright 2007-2008
  3. * Stelian Pop <stelian.pop@leadtechdesign.com>
  4. * Lead Tech Design <www.leadtechdesign.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <common.h>
  25. #include <asm/arch/at91cap9.h>
  26. #include <asm/arch/at91cap9_matrix.h>
  27. #include <asm/arch/at91sam9_smc.h>
  28. #include <asm/arch/at91_pmc.h>
  29. #include <asm/arch/at91_rstc.h>
  30. #include <asm/arch/gpio.h>
  31. #include <asm/arch/io.h>
  32. #include <lcd.h>
  33. #include <atmel_lcdc.h>
  34. #if defined(CONFIG_RESET_PHY_R) && defined(CONFIG_MACB)
  35. #include <net.h>
  36. #endif
  37. #define MP_BLOCK_3_BASE 0xFDF00000
  38. DECLARE_GLOBAL_DATA_PTR;
  39. /* ------------------------------------------------------------------------- */
  40. /*
  41. * Miscelaneous platform dependent initialisations
  42. */
  43. static void at91cap9_serial_hw_init(void)
  44. {
  45. #ifdef CONFIG_USART0
  46. at91_set_A_periph(AT91_PIN_PA22, 1); /* TXD0 */
  47. at91_set_A_periph(AT91_PIN_PA23, 0); /* RXD0 */
  48. at91_sys_write(AT91_PMC_PCER, 1 << AT91_ID_US0);
  49. #endif
  50. #ifdef CONFIG_USART1
  51. at91_set_A_periph(AT91_PIN_PD0, 1); /* TXD1 */
  52. at91_set_A_periph(AT91_PIN_PD1, 0); /* RXD1 */
  53. at91_sys_write(AT91_PMC_PCER, 1 << AT91_ID_US1);
  54. #endif
  55. #ifdef CONFIG_USART2
  56. at91_set_A_periph(AT91_PIN_PD2, 1); /* TXD2 */
  57. at91_set_A_periph(AT91_PIN_PD3, 0); /* RXD2 */
  58. at91_sys_write(AT91_PMC_PCER, 1 << AT91_ID_US2);
  59. #endif
  60. #ifdef CONFIG_USART3 /* DBGU */
  61. at91_set_A_periph(AT91_PIN_PC30, 0); /* DRXD */
  62. at91_set_A_periph(AT91_PIN_PC31, 1); /* DTXD */
  63. at91_sys_write(AT91_PMC_PCER, 1 << AT91_ID_SYS);
  64. #endif
  65. }
  66. static void at91cap9_slowclock_hw_init(void)
  67. {
  68. /*
  69. * On AT91CAP9 revC CPUs, the slow clock can be based on an
  70. * internal impreciseRC oscillator or an external 32kHz oscillator.
  71. * Switch to the latter.
  72. */
  73. #define ARCH_ID_AT91CAP9_REVB 0x399
  74. #define ARCH_ID_AT91CAP9_REVC 0x601
  75. if (at91_sys_read(AT91_PMC_VER) == ARCH_ID_AT91CAP9_REVC) {
  76. unsigned i, tmp = at91_sys_read(AT91_SCKCR);
  77. if ((tmp & AT91CAP9_SCKCR_OSCSEL) == AT91CAP9_SCKCR_OSCSEL_RC) {
  78. extern void timer_init(void);
  79. timer_init();
  80. tmp |= AT91CAP9_SCKCR_OSC32EN;
  81. at91_sys_write(AT91_SCKCR, tmp);
  82. for (i = 0; i < 1200; i++)
  83. udelay(1000);
  84. tmp |= AT91CAP9_SCKCR_OSCSEL_32;
  85. at91_sys_write(AT91_SCKCR, tmp);
  86. udelay(200);
  87. tmp &= ~AT91CAP9_SCKCR_RCEN;
  88. at91_sys_write(AT91_SCKCR, tmp);
  89. }
  90. }
  91. }
  92. static void at91cap9_nor_hw_init(void)
  93. {
  94. unsigned long csa;
  95. /* Ensure EBI supply is 3.3V */
  96. csa = at91_sys_read(AT91_MATRIX_EBICSA);
  97. at91_sys_write(AT91_MATRIX_EBICSA,
  98. csa | AT91_MATRIX_EBI_VDDIOMSEL_3_3V);
  99. /* Configure SMC CS0 for parallel flash */
  100. at91_sys_write(AT91_SMC_SETUP(0),
  101. AT91_SMC_NWESETUP_(4) | AT91_SMC_NCS_WRSETUP_(2) |
  102. AT91_SMC_NRDSETUP_(4) | AT91_SMC_NCS_RDSETUP_(2));
  103. at91_sys_write(AT91_SMC_PULSE(0),
  104. AT91_SMC_NWEPULSE_(8) | AT91_SMC_NCS_WRPULSE_(10) |
  105. AT91_SMC_NRDPULSE_(8) | AT91_SMC_NCS_RDPULSE_(10));
  106. at91_sys_write(AT91_SMC_CYCLE(0),
  107. AT91_SMC_NWECYCLE_(16) | AT91_SMC_NRDCYCLE_(16));
  108. at91_sys_write(AT91_SMC_MODE(0),
  109. AT91_SMC_READMODE | AT91_SMC_WRITEMODE |
  110. AT91_SMC_EXNWMODE_DISABLE | AT91_SMC_BAT_WRITE |
  111. AT91_SMC_DBW_16 | AT91_SMC_TDF_(1));
  112. }
  113. #ifdef CONFIG_CMD_NAND
  114. static void at91cap9_nand_hw_init(void)
  115. {
  116. unsigned long csa;
  117. /* Enable CS3 */
  118. csa = at91_sys_read(AT91_MATRIX_EBICSA);
  119. at91_sys_write(AT91_MATRIX_EBICSA,
  120. csa | AT91_MATRIX_EBI_CS3A_SMC_SMARTMEDIA |
  121. AT91_MATRIX_EBI_VDDIOMSEL_3_3V);
  122. /* Configure SMC CS3 for NAND/SmartMedia */
  123. at91_sys_write(AT91_SMC_SETUP(3),
  124. AT91_SMC_NWESETUP_(2) | AT91_SMC_NCS_WRSETUP_(1) |
  125. AT91_SMC_NRDSETUP_(2) | AT91_SMC_NCS_RDSETUP_(1));
  126. at91_sys_write(AT91_SMC_PULSE(3),
  127. AT91_SMC_NWEPULSE_(4) | AT91_SMC_NCS_WRPULSE_(6) |
  128. AT91_SMC_NRDPULSE_(4) | AT91_SMC_NCS_RDPULSE_(6));
  129. at91_sys_write(AT91_SMC_CYCLE(3),
  130. AT91_SMC_NWECYCLE_(8) | AT91_SMC_NRDCYCLE_(8));
  131. at91_sys_write(AT91_SMC_MODE(3),
  132. AT91_SMC_READMODE | AT91_SMC_WRITEMODE |
  133. AT91_SMC_EXNWMODE_DISABLE |
  134. #ifdef CFG_NAND_DBW_16
  135. AT91_SMC_DBW_16 |
  136. #else /* CFG_NAND_DBW_8 */
  137. AT91_SMC_DBW_8 |
  138. #endif
  139. AT91_SMC_TDF_(1));
  140. at91_sys_write(AT91_PMC_PCER, 1 << AT91CAP9_ID_PIOABCD);
  141. /* RDY/BSY is not connected */
  142. /* Enable NandFlash */
  143. at91_set_gpio_output(AT91_PIN_PD15, 1);
  144. }
  145. #endif
  146. #ifdef CONFIG_HAS_DATAFLASH
  147. static void at91cap9_spi_hw_init(void)
  148. {
  149. at91_set_B_periph(AT91_PIN_PA5, 0); /* SPI0_NPCS0 */
  150. at91_set_B_periph(AT91_PIN_PA0, 0); /* SPI0_MISO */
  151. at91_set_B_periph(AT91_PIN_PA1, 0); /* SPI0_MOSI */
  152. at91_set_B_periph(AT91_PIN_PA2, 0); /* SPI0_SPCK */
  153. /* Enable clock */
  154. at91_sys_write(AT91_PMC_PCER, 1 << AT91CAP9_ID_SPI0);
  155. }
  156. #endif
  157. #ifdef CONFIG_MACB
  158. static void at91cap9_macb_hw_init(void)
  159. {
  160. /* Enable clock */
  161. at91_sys_write(AT91_PMC_PCER, 1 << AT91CAP9_ID_EMAC);
  162. /*
  163. * Disable pull-up on:
  164. * RXDV (PB22) => PHY normal mode (not Test mode)
  165. * ERX0 (PB25) => PHY ADDR0
  166. * ERX1 (PB26) => PHY ADDR1 => PHYADDR = 0x0
  167. *
  168. * PHY has internal pull-down
  169. */
  170. writel(pin_to_mask(AT91_PIN_PB22) |
  171. pin_to_mask(AT91_PIN_PB25) |
  172. pin_to_mask(AT91_PIN_PB26),
  173. pin_to_controller(AT91_PIN_PA0) + PIO_PUDR);
  174. /* Need to reset PHY -> 500ms reset */
  175. at91_sys_write(AT91_RSTC_MR, AT91_RSTC_KEY |
  176. AT91_RSTC_ERSTL | (0x0D << 8) |
  177. AT91_RSTC_URSTEN);
  178. at91_sys_write(AT91_RSTC_CR, AT91_RSTC_KEY | AT91_RSTC_EXTRST);
  179. /* Wait for end hardware reset */
  180. while (!(at91_sys_read(AT91_RSTC_SR) & AT91_RSTC_NRSTL));
  181. /* Re-enable pull-up */
  182. writel(pin_to_mask(AT91_PIN_PB22) |
  183. pin_to_mask(AT91_PIN_PB25) |
  184. pin_to_mask(AT91_PIN_PB26),
  185. pin_to_controller(AT91_PIN_PA0) + PIO_PUER);
  186. at91_set_A_periph(AT91_PIN_PB21, 0); /* ETXCK_EREFCK */
  187. at91_set_A_periph(AT91_PIN_PB22, 0); /* ERXDV */
  188. at91_set_A_periph(AT91_PIN_PB25, 0); /* ERX0 */
  189. at91_set_A_periph(AT91_PIN_PB26, 0); /* ERX1 */
  190. at91_set_A_periph(AT91_PIN_PB27, 0); /* ERXER */
  191. at91_set_A_periph(AT91_PIN_PB28, 0); /* ETXEN */
  192. at91_set_A_periph(AT91_PIN_PB23, 0); /* ETX0 */
  193. at91_set_A_periph(AT91_PIN_PB24, 0); /* ETX1 */
  194. at91_set_A_periph(AT91_PIN_PB30, 0); /* EMDIO */
  195. at91_set_A_periph(AT91_PIN_PB29, 0); /* EMDC */
  196. #ifndef CONFIG_RMII
  197. at91_set_B_periph(AT91_PIN_PC25, 0); /* ECRS */
  198. at91_set_B_periph(AT91_PIN_PC26, 0); /* ECOL */
  199. at91_set_B_periph(AT91_PIN_PC22, 0); /* ERX2 */
  200. at91_set_B_periph(AT91_PIN_PC23, 0); /* ERX3 */
  201. at91_set_B_periph(AT91_PIN_PC27, 0); /* ERXCK */
  202. at91_set_B_periph(AT91_PIN_PC20, 0); /* ETX2 */
  203. at91_set_B_periph(AT91_PIN_PC21, 0); /* ETX3 */
  204. at91_set_B_periph(AT91_PIN_PC24, 0); /* ETXER */
  205. #endif
  206. /* Unlock EMAC, 3 0 2 1 sequence */
  207. #define MP_MAC_KEY0 0x5969cb2a
  208. #define MP_MAC_KEY1 0xb4a1872e
  209. #define MP_MAC_KEY2 0x05683fbc
  210. #define MP_MAC_KEY3 0x3634fba4
  211. #define UNLOCK_MAC 0x00000008
  212. writel(MP_MAC_KEY3, MP_BLOCK_3_BASE + 0x3c);
  213. writel(MP_MAC_KEY0, MP_BLOCK_3_BASE + 0x30);
  214. writel(MP_MAC_KEY2, MP_BLOCK_3_BASE + 0x38);
  215. writel(MP_MAC_KEY1, MP_BLOCK_3_BASE + 0x34);
  216. writel(UNLOCK_MAC, MP_BLOCK_3_BASE + 0x40);
  217. }
  218. #endif
  219. #ifdef CONFIG_USB_OHCI_NEW
  220. static void at91cap9_uhp_hw_init(void)
  221. {
  222. /* Unlock USB OHCI, 3 2 0 1 sequence */
  223. #define MP_OHCI_KEY0 0x896c11ca
  224. #define MP_OHCI_KEY1 0x68ebca21
  225. #define MP_OHCI_KEY2 0x4823efbc
  226. #define MP_OHCI_KEY3 0x8651aae4
  227. #define UNLOCK_OHCI 0x00000010
  228. writel(MP_OHCI_KEY3, MP_BLOCK_3_BASE + 0x3c);
  229. writel(MP_OHCI_KEY2, MP_BLOCK_3_BASE + 0x38);
  230. writel(MP_OHCI_KEY0, MP_BLOCK_3_BASE + 0x30);
  231. writel(MP_OHCI_KEY1, MP_BLOCK_3_BASE + 0x34);
  232. writel(UNLOCK_OHCI, MP_BLOCK_3_BASE + 0x40);
  233. }
  234. #endif
  235. #ifdef CONFIG_LCD
  236. vidinfo_t panel_info = {
  237. vl_col: 240,
  238. vl_row: 320,
  239. vl_clk: 4965000,
  240. vl_sync: ATMEL_LCDC_INVLINE_INVERTED |
  241. ATMEL_LCDC_INVFRAME_INVERTED,
  242. vl_bpix: 3,
  243. vl_tft: 1,
  244. vl_hsync_len: 5,
  245. vl_left_margin: 1,
  246. vl_right_margin:33,
  247. vl_vsync_len: 1,
  248. vl_upper_margin:1,
  249. vl_lower_margin:0,
  250. mmio: AT91CAP9_LCDC_BASE,
  251. };
  252. void lcd_enable(void)
  253. {
  254. at91_set_gpio_value(AT91_PIN_PC0, 0); /* power up */
  255. }
  256. void lcd_disable(void)
  257. {
  258. at91_set_gpio_value(AT91_PIN_PC0, 1); /* power down */
  259. }
  260. static void at91cap9_lcd_hw_init(void)
  261. {
  262. at91_set_A_periph(AT91_PIN_PC1, 0); /* LCDHSYNC */
  263. at91_set_A_periph(AT91_PIN_PC2, 0); /* LCDDOTCK */
  264. at91_set_A_periph(AT91_PIN_PC3, 0); /* LCDDEN */
  265. at91_set_B_periph(AT91_PIN_PB9, 0); /* LCDCC */
  266. at91_set_A_periph(AT91_PIN_PC6, 0); /* LCDD2 */
  267. at91_set_A_periph(AT91_PIN_PC7, 0); /* LCDD3 */
  268. at91_set_A_periph(AT91_PIN_PC8, 0); /* LCDD4 */
  269. at91_set_A_periph(AT91_PIN_PC9, 0); /* LCDD5 */
  270. at91_set_A_periph(AT91_PIN_PC10, 0); /* LCDD6 */
  271. at91_set_A_periph(AT91_PIN_PC11, 0); /* LCDD7 */
  272. at91_set_A_periph(AT91_PIN_PC14, 0); /* LCDD10 */
  273. at91_set_A_periph(AT91_PIN_PC15, 0); /* LCDD11 */
  274. at91_set_A_periph(AT91_PIN_PC16, 0); /* LCDD12 */
  275. at91_set_A_periph(AT91_PIN_PC17, 0); /* LCDD13 */
  276. at91_set_A_periph(AT91_PIN_PC18, 0); /* LCDD14 */
  277. at91_set_A_periph(AT91_PIN_PC19, 0); /* LCDD15 */
  278. at91_set_A_periph(AT91_PIN_PC22, 0); /* LCDD18 */
  279. at91_set_A_periph(AT91_PIN_PC23, 0); /* LCDD19 */
  280. at91_set_A_periph(AT91_PIN_PC24, 0); /* LCDD20 */
  281. at91_set_A_periph(AT91_PIN_PC25, 0); /* LCDD21 */
  282. at91_set_A_periph(AT91_PIN_PC26, 0); /* LCDD22 */
  283. at91_set_A_periph(AT91_PIN_PC27, 0); /* LCDD23 */
  284. at91_sys_write(AT91_PMC_PCER, 1 << AT91CAP9_ID_LCDC);
  285. gd->fb_base = 0;
  286. }
  287. #endif
  288. int board_init(void)
  289. {
  290. /* Enable Ctrlc */
  291. console_init_f();
  292. /* arch number of AT91CAP9ADK-Board */
  293. gd->bd->bi_arch_number = MACH_TYPE_AT91CAP9ADK;
  294. /* adress of boot parameters */
  295. gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
  296. at91cap9_serial_hw_init();
  297. at91cap9_slowclock_hw_init();
  298. at91cap9_nor_hw_init();
  299. #ifdef CONFIG_CMD_NAND
  300. at91cap9_nand_hw_init();
  301. #endif
  302. #ifdef CONFIG_HAS_DATAFLASH
  303. at91cap9_spi_hw_init();
  304. #endif
  305. #ifdef CONFIG_MACB
  306. at91cap9_macb_hw_init();
  307. #endif
  308. #ifdef CONFIG_USB_OHCI_NEW
  309. at91cap9_uhp_hw_init();
  310. #endif
  311. #ifdef CONFIG_LCD
  312. at91cap9_lcd_hw_init();
  313. #endif
  314. return 0;
  315. }
  316. int dram_init(void)
  317. {
  318. gd->bd->bi_dram[0].start = PHYS_SDRAM;
  319. gd->bd->bi_dram[0].size = PHYS_SDRAM_SIZE;
  320. return 0;
  321. }
  322. #ifdef CONFIG_RESET_PHY_R
  323. void reset_phy(void)
  324. {
  325. #ifdef CONFIG_MACB
  326. /*
  327. * Initialize ethernet HW addr prior to starting Linux,
  328. * needed for nfsroot
  329. */
  330. eth_init(gd->bd);
  331. #endif
  332. }
  333. #endif