MPC8260ADS.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526
  1. /*
  2. * (C) Copyright 2001
  3. * Stuart Hughes <stuarth@lineo.com>
  4. * This file is based on similar values for other boards found in other
  5. * U-Boot config files, and some that I found in the mpc8260ads manual.
  6. *
  7. * Note: my board is a PILOT rev.
  8. * Note: the mpc8260ads doesn't come with a proper Ethernet MAC address.
  9. *
  10. * (C) Copyright 2003-2004 Arabella Software Ltd.
  11. * Yuli Barcohen <yuli@arabellasw.com>
  12. * Added support for SDRAM DIMMs SPD EEPROM, MII, JFFS2.
  13. * Ported to PQ2FADS-ZU and PQ2FADS-VR boards.
  14. * Ported to MPC8272ADS board.
  15. *
  16. * Copyright (c) 2005 MontaVista Software, Inc.
  17. * Vitaly Bordug <vbordug@ru.mvista.com>
  18. * Added support for PCI bridge on MPC8272ADS
  19. *
  20. * See file CREDITS for list of people who contributed to this
  21. * project.
  22. *
  23. * This program is free software; you can redistribute it and/or
  24. * modify it under the terms of the GNU General Public License as
  25. * published by the Free Software Foundation; either version 2 of
  26. * the License, or (at your option) any later version.
  27. *
  28. * This program is distributed in the hope that it will be useful,
  29. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  30. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  31. * GNU General Public License for more details.
  32. *
  33. * You should have received a copy of the GNU General Public License
  34. * along with this program; if not, write to the Free Software
  35. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  36. * MA 02111-1307 USA
  37. */
  38. #ifndef __CONFIG_H
  39. #define __CONFIG_H
  40. /*
  41. * High Level Configuration Options
  42. * (easy to change)
  43. */
  44. #define CONFIG_MPC8260ADS 1 /* Motorola PQ2 ADS family board */
  45. #define CONFIG_CPM2 1 /* Has a CPM2 */
  46. /*
  47. * Figure out if we are booting low via flash HRCW or high via the BCSR.
  48. */
  49. #if (TEXT_BASE != 0xFFF00000) /* Boot low (flash HRCW) */
  50. # define CONFIG_SYS_LOWBOOT 1
  51. #endif
  52. /* ADS flavours */
  53. #define CONFIG_SYS_8260ADS 1 /* MPC8260ADS */
  54. #define CONFIG_SYS_8266ADS 2 /* MPC8266ADS */
  55. #define CONFIG_SYS_PQ2FADS 3 /* PQ2FADS-ZU or PQ2FADS-VR */
  56. #define CONFIG_SYS_8272ADS 4 /* MPC8272ADS */
  57. #ifndef CONFIG_ADSTYPE
  58. #define CONFIG_ADSTYPE CONFIG_SYS_8260ADS
  59. #endif /* CONFIG_ADSTYPE */
  60. #if CONFIG_ADSTYPE == CONFIG_SYS_8272ADS
  61. #define CONFIG_MPC8272 1
  62. #elif CONFIG_ADSTYPE == CONFIG_SYS_PQ2FADS
  63. /*
  64. * Actually MPC8275, but the code is littered with ifdefs that
  65. * apply to both, or which use this ifdef to assume board-specific
  66. * details. :-(
  67. */
  68. #define CONFIG_MPC8272 1
  69. #else
  70. #define CONFIG_MPC8260 1
  71. #endif /* CONFIG_ADSTYPE == CONFIG_SYS_8272ADS */
  72. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
  73. /* allow serial and ethaddr to be overwritten */
  74. #define CONFIG_ENV_OVERWRITE
  75. /*
  76. * select serial console configuration
  77. *
  78. * if either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
  79. * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
  80. * for SCC).
  81. *
  82. * if CONFIG_CONS_NONE is defined, then the serial console routines must
  83. * defined elsewhere (for example, on the cogent platform, there are serial
  84. * ports on the motherboard which are used for the serial console - see
  85. * cogent/cma101/serial.[ch]).
  86. */
  87. #undef CONFIG_CONS_ON_SMC /* define if console on SMC */
  88. #define CONFIG_CONS_ON_SCC /* define if console on SCC */
  89. #undef CONFIG_CONS_NONE /* define if console on something else */
  90. #define CONFIG_CONS_INDEX 1 /* which serial channel for console */
  91. /*
  92. * select ethernet configuration
  93. *
  94. * if either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected, then
  95. * CONFIG_ETHER_INDEX must be set to the channel number (1-4 for SCC, 1-3
  96. * for FCC)
  97. *
  98. * if CONFIG_ETHER_NONE is defined, then either the ethernet routines must be
  99. * defined elsewhere (as for the console), or CONFIG_CMD_NET must be unset.
  100. */
  101. #undef CONFIG_ETHER_ON_SCC /* define if ether on SCC */
  102. #define CONFIG_ETHER_ON_FCC /* define if ether on FCC */
  103. #undef CONFIG_ETHER_NONE /* define if ether on something else */
  104. #ifdef CONFIG_ETHER_ON_FCC
  105. #define CONFIG_ETHER_INDEX 2 /* which SCC/FCC channel for ethernet */
  106. #if CONFIG_ETHER_INDEX == 1
  107. # define CONFIG_SYS_PHY_ADDR 0
  108. # define CONFIG_SYS_CMXFCR_VALUE (CMXFCR_RF1CS_CLK11 | CMXFCR_TF1CS_CLK10)
  109. # define CONFIG_SYS_CMXFCR_MASK (CMXFCR_FC1 | CMXFCR_RF1CS_MSK | CMXFCR_TF1CS_MSK)
  110. #elif CONFIG_ETHER_INDEX == 2
  111. #if CONFIG_ADSTYPE == CONFIG_SYS_8272ADS /* RxCLK is CLK15, TxCLK is CLK16 */
  112. # define CONFIG_SYS_PHY_ADDR 3
  113. # define CONFIG_SYS_CMXFCR_VALUE (CMXFCR_RF2CS_CLK15 | CMXFCR_TF2CS_CLK16)
  114. #else /* RxCLK is CLK13, TxCLK is CLK14 */
  115. # define CONFIG_SYS_PHY_ADDR 0
  116. # define CONFIG_SYS_CMXFCR_VALUE (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14)
  117. #endif /* CONFIG_ADSTYPE == CONFIG_SYS_8272ADS */
  118. # define CONFIG_SYS_CMXFCR_MASK (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK)
  119. #endif /* CONFIG_ETHER_INDEX */
  120. #define CONFIG_SYS_CPMFCR_RAMTYPE 0 /* BDs and buffers on 60x bus */
  121. #define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE | FCC_PSMR_LPB) /* Full duplex */
  122. #define CONFIG_MII /* MII PHY management */
  123. #define CONFIG_BITBANGMII /* bit-bang MII PHY management */
  124. /*
  125. * GPIO pins used for bit-banged MII communications
  126. */
  127. #define MDIO_PORT 2 /* Port C */
  128. #if CONFIG_ADSTYPE == CONFIG_SYS_8272ADS
  129. #define CONFIG_SYS_MDIO_PIN 0x00002000 /* PC18 */
  130. #define CONFIG_SYS_MDC_PIN 0x00001000 /* PC19 */
  131. #else
  132. #define CONFIG_SYS_MDIO_PIN 0x00400000 /* PC9 */
  133. #define CONFIG_SYS_MDC_PIN 0x00200000 /* PC10 */
  134. #endif /* CONFIG_ADSTYPE == CONFIG_SYS_8272ADS */
  135. #define MDIO_ACTIVE (iop->pdir |= CONFIG_SYS_MDIO_PIN)
  136. #define MDIO_TRISTATE (iop->pdir &= ~CONFIG_SYS_MDIO_PIN)
  137. #define MDIO_READ ((iop->pdat & CONFIG_SYS_MDIO_PIN) != 0)
  138. #define MDIO(bit) if(bit) iop->pdat |= CONFIG_SYS_MDIO_PIN; \
  139. else iop->pdat &= ~CONFIG_SYS_MDIO_PIN
  140. #define MDC(bit) if(bit) iop->pdat |= CONFIG_SYS_MDC_PIN; \
  141. else iop->pdat &= ~CONFIG_SYS_MDC_PIN
  142. #define MIIDELAY udelay(1)
  143. #endif /* CONFIG_ETHER_ON_FCC */
  144. #if CONFIG_ADSTYPE >= CONFIG_SYS_PQ2FADS
  145. #undef CONFIG_SPD_EEPROM /* On new boards, SDRAM is soldered */
  146. #else
  147. #define CONFIG_HARD_I2C 1 /* To enable I2C support */
  148. #define CONFIG_SYS_I2C_SPEED 100000 /* I2C speed and slave address */
  149. #define CONFIG_SYS_I2C_SLAVE 0x7F
  150. #if defined(CONFIG_SPD_EEPROM) && !defined(CONFIG_SPD_ADDR)
  151. #define CONFIG_SPD_ADDR 0x50
  152. #endif
  153. #endif /* CONFIG_ADSTYPE >= CONFIG_SYS_PQ2FADS */
  154. /*PCI*/
  155. #if CONFIG_ADSTYPE >= CONFIG_SYS_PQ2FADS
  156. #define CONFIG_PCI
  157. #define CONFIG_PCI_PNP
  158. #define CONFIG_PCI_BOOTDELAY 0
  159. #define CONFIG_PCI_SCAN_SHOW
  160. #endif
  161. #ifndef CONFIG_SDRAM_PBI
  162. #define CONFIG_SDRAM_PBI 0 /* By default, use bank-based interleaving */
  163. #endif
  164. #ifndef CONFIG_8260_CLKIN
  165. #if CONFIG_ADSTYPE >= CONFIG_SYS_PQ2FADS
  166. #define CONFIG_8260_CLKIN 100000000 /* in Hz */
  167. #else
  168. #define CONFIG_8260_CLKIN 66000000 /* in Hz */
  169. #endif
  170. #endif
  171. #define CONFIG_BAUDRATE 115200
  172. #define CONFIG_OF_LIBFDT 1
  173. #define CONFIG_OF_BOARD_SETUP 1
  174. #if defined(CONFIG_OF_LIBFDT)
  175. #define OF_CPU "cpu@0"
  176. #define OF_TBCLK (bd->bi_busfreq / 4)
  177. #endif
  178. /*
  179. * BOOTP options
  180. */
  181. #define CONFIG_BOOTP_BOOTFILESIZE
  182. #define CONFIG_BOOTP_BOOTPATH
  183. #define CONFIG_BOOTP_GATEWAY
  184. #define CONFIG_BOOTP_HOSTNAME
  185. /*
  186. * Command line configuration.
  187. */
  188. #include <config_cmd_default.h>
  189. #define CONFIG_CMD_ASKENV
  190. #define CONFIG_CMD_CACHE
  191. #define CONFIG_CMD_CDP
  192. #define CONFIG_CMD_DHCP
  193. #define CONFIG_CMD_DIAG
  194. #define CONFIG_CMD_I2C
  195. #define CONFIG_CMD_IMMAP
  196. #define CONFIG_CMD_IRQ
  197. #define CONFIG_CMD_JFFS2
  198. #define CONFIG_CMD_MII
  199. #define CONFIG_CMD_PCI
  200. #define CONFIG_CMD_PING
  201. #define CONFIG_CMD_PORTIO
  202. #define CONFIG_CMD_REGINFO
  203. #define CONFIG_CMD_SAVES
  204. #define CONFIG_CMD_SDRAM
  205. #undef CONFIG_CMD_XIMG
  206. #if CONFIG_ADSTYPE == CONFIG_SYS_8272ADS
  207. #undef CONFIG_CMD_SDRAM
  208. #undef CONFIG_CMD_I2C
  209. #elif CONFIG_ADSTYPE >= CONFIG_SYS_PQ2FADS
  210. #undef CONFIG_CMD_SDRAM
  211. #undef CONFIG_CMD_I2C
  212. #else
  213. #undef CONFIG_CMD_PCI
  214. #endif /* CONFIG_ADSTYPE >= CONFIG_SYS_PQ2FADS */
  215. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  216. #define CONFIG_BOOTCOMMAND "bootm fff80000" /* autoboot command */
  217. #define CONFIG_BOOTARGS "root=/dev/mtdblock2"
  218. #if defined(CONFIG_CMD_KGDB)
  219. #undef CONFIG_KGDB_ON_SMC /* define if kgdb on SMC */
  220. #define CONFIG_KGDB_ON_SCC /* define if kgdb on SCC */
  221. #undef CONFIG_KGDB_NONE /* define if kgdb on something else */
  222. #define CONFIG_KGDB_INDEX 2 /* which serial channel for kgdb */
  223. #define CONFIG_KGDB_BAUDRATE 115200 /* speed to run kgdb serial port at */
  224. #endif
  225. #define CONFIG_BZIP2 /* include support for bzip2 compressed images */
  226. #undef CONFIG_WATCHDOG /* disable platform specific watchdog */
  227. /*
  228. * Miscellaneous configurable options
  229. */
  230. #define CONFIG_SYS_HUSH_PARSER
  231. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  232. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  233. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  234. #if defined(CONFIG_CMD_KGDB)
  235. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  236. #else
  237. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  238. #endif
  239. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  240. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  241. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  242. #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
  243. #define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  244. #define CONFIG_SYS_LOAD_ADDR 0x400000 /* default load address */
  245. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  246. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  247. #define CONFIG_SYS_FLASH_BASE 0xff800000
  248. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
  249. #define CONFIG_SYS_MAX_FLASH_SECT 32 /* max num of sects on one chip */
  250. #define CONFIG_SYS_FLASH_SIZE 8
  251. #define CONFIG_SYS_FLASH_ERASE_TOUT 8000 /* Timeout for Flash Erase (in ms) */
  252. #define CONFIG_SYS_FLASH_WRITE_TOUT 5 /* Timeout for Flash Write (in ms) */
  253. #define CONFIG_SYS_FLASH_LOCK_TOUT 5 /* Timeout for Flash Set Lock Bit (in ms) */
  254. #define CONFIG_SYS_FLASH_UNLOCK_TOUT 10000 /* Timeout for Flash Clear Lock Bits (in ms) */
  255. #define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
  256. /*
  257. * JFFS2 partitions
  258. *
  259. * Note: fake mtd_id used, no linux mtd map file
  260. */
  261. #define MTDIDS_DEFAULT "nor0=mpc8260ads-0"
  262. #define MTDPARTS_DEFAULT "mtdparts=mpc8260ads-0:-@1m(jffs2)"
  263. #define CONFIG_SYS_JFFS2_SORT_FRAGMENTS
  264. /* this is stuff came out of the Motorola docs */
  265. #ifndef CONFIG_SYS_LOWBOOT
  266. #define CONFIG_SYS_DEFAULT_IMMR 0x0F010000
  267. #endif
  268. #define CONFIG_SYS_IMMR 0xF0000000
  269. #define CONFIG_SYS_BCSR 0xF4500000
  270. #if CONFIG_ADSTYPE >= CONFIG_SYS_PQ2FADS
  271. #define CONFIG_SYS_PCI_INT 0xF8200000
  272. #endif
  273. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  274. #define CONFIG_SYS_LSDRAM_BASE 0xFD000000
  275. #define RS232EN_1 0x02000002
  276. #define RS232EN_2 0x01000001
  277. #define FETHIEN1 0x08000008
  278. #define FETH1_RST 0x04000004
  279. #define FETHIEN2 0x10000000
  280. #define FETH2_RST 0x08000000
  281. #define BCSR_PCI_MODE 0x01000000
  282. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
  283. #define CONFIG_SYS_INIT_RAM_END 0x2000 /* End of used area in DPRAM */
  284. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  285. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  286. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  287. #ifdef CONFIG_SYS_LOWBOOT
  288. /* PQ2FADS flash HRCW = 0x0EB4B645 */
  289. #define CONFIG_SYS_HRCW_MASTER ( ( HRCW_BPS11 | HRCW_CIP ) |\
  290. ( HRCW_L2CPC10 | HRCW_DPPC11 | HRCW_ISB100 ) |\
  291. ( HRCW_BMS | HRCW_MMR11 | HRCW_LBPC01 | HRCW_APPC10 ) |\
  292. ( HRCW_CS10PC01 | HRCW_MODCK_H0101 ) \
  293. )
  294. #else
  295. /* PQ2FADS BCSR HRCW = 0x0CB23645 */
  296. #define CONFIG_SYS_HRCW_MASTER ( ( HRCW_BPS11 | HRCW_CIP ) |\
  297. ( HRCW_L2CPC10 | HRCW_DPPC10 | HRCW_ISB010 ) |\
  298. ( HRCW_BMS | HRCW_APPC10 ) |\
  299. ( HRCW_MODCK_H0101 ) \
  300. )
  301. #endif
  302. /* no slaves */
  303. #define CONFIG_SYS_HRCW_SLAVE1 0
  304. #define CONFIG_SYS_HRCW_SLAVE2 0
  305. #define CONFIG_SYS_HRCW_SLAVE3 0
  306. #define CONFIG_SYS_HRCW_SLAVE4 0
  307. #define CONFIG_SYS_HRCW_SLAVE5 0
  308. #define CONFIG_SYS_HRCW_SLAVE6 0
  309. #define CONFIG_SYS_HRCW_SLAVE7 0
  310. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  311. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  312. #define CONFIG_SYS_MONITOR_BASE TEXT_BASE
  313. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  314. # define CONFIG_SYS_RAMBOOT
  315. #endif
  316. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  317. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  318. #ifdef CONFIG_BZIP2
  319. #define CONFIG_SYS_MALLOC_LEN (4096 << 10) /* Reserve 4 MB for malloc() */
  320. #else
  321. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 KB for malloc() */
  322. #endif /* CONFIG_BZIP2 */
  323. #ifndef CONFIG_SYS_RAMBOOT
  324. # define CONFIG_ENV_IS_IN_FLASH 1
  325. # define CONFIG_ENV_SECT_SIZE 0x40000
  326. # define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_ENV_SECT_SIZE)
  327. #else
  328. # define CONFIG_ENV_IS_IN_NVRAM 1
  329. # define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
  330. # define CONFIG_ENV_SIZE 0x200
  331. #endif /* CONFIG_SYS_RAMBOOT */
  332. #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC8260 CPU */
  333. #if defined(CONFIG_CMD_KGDB)
  334. # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  335. #endif
  336. #define CONFIG_SYS_HID0_INIT 0
  337. #define CONFIG_SYS_HID0_FINAL (HID0_ICE | HID0_IFEM | HID0_ABE )
  338. #define CONFIG_SYS_HID2 0
  339. #define CONFIG_SYS_SYPCR 0xFFFFFFC3
  340. #define CONFIG_SYS_BCR 0x100C0000
  341. #define CONFIG_SYS_SIUMCR 0x0A200000
  342. #define CONFIG_SYS_SCCR SCCR_DFBRG01
  343. #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | 0x00001801)
  344. #define CONFIG_SYS_OR0_PRELIM 0xFF800876
  345. #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_BCSR | 0x00001801)
  346. #define CONFIG_SYS_OR1_PRELIM 0xFFFF8010
  347. /*We need to configure chip select to use CPLD PCI IC on MPC8272ADS*/
  348. #if CONFIG_ADSTYPE == CONFIG_SYS_8272ADS
  349. #define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_PCI_INT | 0x1801) /* PCI interrupt controller */
  350. #define CONFIG_SYS_OR3_PRELIM 0xFFFF8010
  351. #elif CONFIG_ADSTYPE == CONFIG_SYS_PQ2FADS
  352. #define CONFIG_SYS_BR8_PRELIM (CONFIG_SYS_PCI_INT | 0x1801) /* PCI interrupt controller */
  353. #define CONFIG_SYS_OR8_PRELIM 0xFFFF8010
  354. #endif
  355. #define CONFIG_SYS_RMR RMR_CSRE
  356. #define CONFIG_SYS_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
  357. #define CONFIG_SYS_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
  358. #define CONFIG_SYS_RCCR 0
  359. #if (CONFIG_ADSTYPE == CONFIG_SYS_8266ADS) || (CONFIG_ADSTYPE == CONFIG_SYS_8272ADS)
  360. #undef CONFIG_SYS_LSDRAM_BASE /* No local bus SDRAM on these boards */
  361. #endif /* CONFIG_ADSTYPE == CONFIG_SYS_8266ADS */
  362. #if CONFIG_ADSTYPE == CONFIG_SYS_PQ2FADS
  363. #define CONFIG_SYS_OR2 0xFE002EC0
  364. #define CONFIG_SYS_PSDMR 0x824B36A3
  365. #define CONFIG_SYS_PSRT 0x13
  366. #define CONFIG_SYS_LSDMR 0x828737A3
  367. #define CONFIG_SYS_LSRT 0x13
  368. #define CONFIG_SYS_MPTPR 0x2800
  369. #elif CONFIG_ADSTYPE == CONFIG_SYS_8272ADS
  370. #define CONFIG_SYS_OR2 0xFC002CC0
  371. #define CONFIG_SYS_PSDMR 0x834E24A3
  372. #define CONFIG_SYS_PSRT 0x13
  373. #define CONFIG_SYS_MPTPR 0x2800
  374. #else
  375. #define CONFIG_SYS_OR2 0xFF000CA0
  376. #define CONFIG_SYS_PSDMR 0x016EB452
  377. #define CONFIG_SYS_PSRT 0x21
  378. #define CONFIG_SYS_LSDMR 0x0086A522
  379. #define CONFIG_SYS_LSRT 0x21
  380. #define CONFIG_SYS_MPTPR 0x1900
  381. #endif /* CONFIG_ADSTYPE == CONFIG_SYS_PQ2FADS */
  382. #define CONFIG_SYS_RESET_ADDRESS 0x04400000
  383. #if CONFIG_ADSTYPE >= CONFIG_SYS_PQ2FADS
  384. /* PCI Memory map (if different from default map */
  385. #define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE /* Local base */
  386. #define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000 /* PCI base */
  387. #define CONFIG_SYS_PICMR0_MASK_ATTRIB (PICMR_MASK_512MB | PICMR_ENABLE | \
  388. PICMR_PREFETCH_EN)
  389. /*
  390. * These are the windows that allow the CPU to access PCI address space.
  391. * All three PCI master windows, which allow the CPU to access PCI
  392. * prefetch, non prefetch, and IO space (see below), must all fit within
  393. * these windows.
  394. */
  395. /*
  396. * Master window that allows the CPU to access PCI Memory (prefetch).
  397. * This window will be setup with the second set of Outbound ATU registers
  398. * in the bridge.
  399. */
  400. #define CONFIG_SYS_PCI_MSTR_MEM_LOCAL 0x80000000 /* Local base */
  401. #define CONFIG_SYS_PCI_MSTR_MEM_BUS 0x80000000 /* PCI base */
  402. #define CONFIG_SYS_CPU_PCI_MEM_START PCI_MSTR_MEM_LOCAL
  403. #define CONFIG_SYS_PCI_MSTR_MEM_SIZE 0x20000000 /* 512MB */
  404. #define CONFIG_SYS_POCMR0_MASK_ATTRIB (POCMR_MASK_512MB | POCMR_ENABLE | POCMR_PREFETCH_EN)
  405. /*
  406. * Master window that allows the CPU to access PCI Memory (non-prefetch).
  407. * This window will be setup with the second set of Outbound ATU registers
  408. * in the bridge.
  409. */
  410. #define CONFIG_SYS_PCI_MSTR_MEMIO_LOCAL 0xA0000000 /* Local base */
  411. #define CONFIG_SYS_PCI_MSTR_MEMIO_BUS 0xA0000000 /* PCI base */
  412. #define CONFIG_SYS_CPU_PCI_MEMIO_START PCI_MSTR_MEMIO_LOCAL
  413. #define CONFIG_SYS_PCI_MSTR_MEMIO_SIZE 0x20000000 /* 512MB */
  414. #define CONFIG_SYS_POCMR1_MASK_ATTRIB (POCMR_MASK_512MB | POCMR_ENABLE)
  415. /*
  416. * Master window that allows the CPU to access PCI IO space.
  417. * This window will be setup with the first set of Outbound ATU registers
  418. * in the bridge.
  419. */
  420. #define CONFIG_SYS_PCI_MSTR_IO_LOCAL 0xF6000000 /* Local base */
  421. #define CONFIG_SYS_PCI_MSTR_IO_BUS 0x00000000 /* PCI base */
  422. #define CONFIG_SYS_CPU_PCI_IO_START PCI_MSTR_IO_LOCAL
  423. #define CONFIG_SYS_PCI_MSTR_IO_SIZE 0x02000000 /* 64MB */
  424. #define CONFIG_SYS_POCMR2_MASK_ATTRIB (POCMR_MASK_32MB | POCMR_ENABLE | POCMR_PCI_IO)
  425. /* PCIBR0 - for PCI IO*/
  426. #define CONFIG_SYS_PCI_MSTR0_LOCAL CONFIG_SYS_PCI_MSTR_IO_LOCAL /* Local base */
  427. #define CONFIG_SYS_PCIMSK0_MASK ~(CONFIG_SYS_PCI_MSTR_IO_SIZE - 1U) /* Size of window */
  428. /* PCIBR1 - prefetch and non-prefetch regions joined together */
  429. #define CONFIG_SYS_PCI_MSTR1_LOCAL CONFIG_SYS_PCI_MSTR_MEM_LOCAL
  430. #define CONFIG_SYS_PCIMSK1_MASK ~(CONFIG_SYS_PCI_MSTR_MEM_SIZE + CONFIG_SYS_PCI_MSTR_MEMIO_SIZE - 1U)
  431. #endif /* CONFIG_ADSTYPE == CONFIG_8272ADS*/
  432. #define CONFIG_HAS_ETH0
  433. #if CONFIG_ADSTYPE == CONFIG_SYS_8272ADS
  434. #define CONFIG_HAS_ETH1
  435. #endif
  436. #endif /* __CONFIG_H */