interrupts.c 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332
  1. /*
  2. * (C) Copyright 2003
  3. * Texas Instruments <www.ti.com>
  4. *
  5. * (C) Copyright 2002
  6. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  7. * Marius Groeger <mgroeger@sysgo.de>
  8. *
  9. * (C) Copyright 2002
  10. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  11. * Alex Zuepke <azu@sysgo.de>
  12. *
  13. * (C) Copyright 2002-2004
  14. * Gary Jennejohn, DENX Software Engineering, <gj@denx.de>
  15. *
  16. * (C) Copyright 2004
  17. * Philippe Robin, ARM Ltd. <philippe.robin@arm.com>
  18. *
  19. * See file CREDITS for list of people who contributed to this
  20. * project.
  21. *
  22. * This program is free software; you can redistribute it and/or
  23. * modify it under the terms of the GNU General Public License as
  24. * published by the Free Software Foundation; either version 2 of
  25. * the License, or (at your option) any later version.
  26. *
  27. * This program is distributed in the hope that it will be useful,
  28. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  29. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  30. * GNU General Public License for more details.
  31. *
  32. * You should have received a copy of the GNU General Public License
  33. * along with this program; if not, write to the Free Software
  34. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  35. * MA 02111-1307 USA
  36. */
  37. #include <common.h>
  38. #include <arm925t.h>
  39. #include <asm/proc-armv/ptrace.h>
  40. extern void reset_cpu(ulong addr);
  41. #define TIMER_LOAD_VAL 0xffffffff
  42. /* macro to read the 32 bit timer */
  43. #ifdef CONFIG_OMAP
  44. #define READ_TIMER (*(volatile ulong *)(CFG_TIMERBASE+8))
  45. #endif
  46. #ifdef CONFIG_INTEGRATOR
  47. #define READ_TIMER (*(volatile ulong *)(CFG_TIMERBASE+4))
  48. #endif
  49. #ifdef CONFIG_VERSATILE
  50. #define READ_TIMER (*(volatile ulong *)(CFG_TIMERBASE+4))
  51. #endif
  52. #ifdef CONFIG_USE_IRQ
  53. /* enable IRQ interrupts */
  54. void enable_interrupts (void)
  55. {
  56. unsigned long temp;
  57. __asm__ __volatile__("mrs %0, cpsr\n"
  58. "bic %0, %0, #0x80\n"
  59. "msr cpsr_c, %0"
  60. : "=r" (temp)
  61. :
  62. : "memory");
  63. }
  64. /*
  65. * disable IRQ/FIQ interrupts
  66. * returns true if interrupts had been enabled before we disabled them
  67. */
  68. int disable_interrupts (void)
  69. {
  70. unsigned long old,temp;
  71. __asm__ __volatile__("mrs %0, cpsr\n"
  72. "orr %1, %0, #0xc0\n"
  73. "msr cpsr_c, %1"
  74. : "=r" (old), "=r" (temp)
  75. :
  76. : "memory");
  77. return (old & 0x80) == 0;
  78. }
  79. #else
  80. void enable_interrupts (void)
  81. {
  82. return;
  83. }
  84. int disable_interrupts (void)
  85. {
  86. return 0;
  87. }
  88. #endif
  89. void bad_mode (void)
  90. {
  91. panic ("Resetting CPU ...\n");
  92. reset_cpu (0);
  93. }
  94. void show_regs (struct pt_regs *regs)
  95. {
  96. unsigned long flags;
  97. const char *processor_modes[] = {
  98. "USER_26", "FIQ_26", "IRQ_26", "SVC_26",
  99. "UK4_26", "UK5_26", "UK6_26", "UK7_26",
  100. "UK8_26", "UK9_26", "UK10_26", "UK11_26",
  101. "UK12_26", "UK13_26", "UK14_26", "UK15_26",
  102. "USER_32", "FIQ_32", "IRQ_32", "SVC_32",
  103. "UK4_32", "UK5_32", "UK6_32", "ABT_32",
  104. "UK8_32", "UK9_32", "UK10_32", "UND_32",
  105. "UK12_32", "UK13_32", "UK14_32", "SYS_32",
  106. };
  107. flags = condition_codes (regs);
  108. printf ("pc : [<%08lx>] lr : [<%08lx>]\n"
  109. "sp : %08lx ip : %08lx fp : %08lx\n",
  110. instruction_pointer (regs),
  111. regs->ARM_lr, regs->ARM_sp, regs->ARM_ip, regs->ARM_fp);
  112. printf ("r10: %08lx r9 : %08lx r8 : %08lx\n",
  113. regs->ARM_r10, regs->ARM_r9, regs->ARM_r8);
  114. printf ("r7 : %08lx r6 : %08lx r5 : %08lx r4 : %08lx\n",
  115. regs->ARM_r7, regs->ARM_r6, regs->ARM_r5, regs->ARM_r4);
  116. printf ("r3 : %08lx r2 : %08lx r1 : %08lx r0 : %08lx\n",
  117. regs->ARM_r3, regs->ARM_r2, regs->ARM_r1, regs->ARM_r0);
  118. printf ("Flags: %c%c%c%c",
  119. flags & CC_N_BIT ? 'N' : 'n',
  120. flags & CC_Z_BIT ? 'Z' : 'z',
  121. flags & CC_C_BIT ? 'C' : 'c', flags & CC_V_BIT ? 'V' : 'v');
  122. printf (" IRQs %s FIQs %s Mode %s%s\n",
  123. interrupts_enabled (regs) ? "on" : "off",
  124. fast_interrupts_enabled (regs) ? "on" : "off",
  125. processor_modes[processor_mode (regs)],
  126. thumb_mode (regs) ? " (T)" : "");
  127. }
  128. void do_undefined_instruction (struct pt_regs *pt_regs)
  129. {
  130. printf ("undefined instruction\n");
  131. show_regs (pt_regs);
  132. bad_mode ();
  133. }
  134. void do_software_interrupt (struct pt_regs *pt_regs)
  135. {
  136. printf ("software interrupt\n");
  137. show_regs (pt_regs);
  138. bad_mode ();
  139. }
  140. void do_prefetch_abort (struct pt_regs *pt_regs)
  141. {
  142. printf ("prefetch abort\n");
  143. show_regs (pt_regs);
  144. bad_mode ();
  145. }
  146. void do_data_abort (struct pt_regs *pt_regs)
  147. {
  148. printf ("data abort\n");
  149. show_regs (pt_regs);
  150. bad_mode ();
  151. }
  152. void do_not_used (struct pt_regs *pt_regs)
  153. {
  154. printf ("not used\n");
  155. show_regs (pt_regs);
  156. bad_mode ();
  157. }
  158. void do_fiq (struct pt_regs *pt_regs)
  159. {
  160. printf ("fast interrupt request\n");
  161. show_regs (pt_regs);
  162. bad_mode ();
  163. }
  164. void do_irq (struct pt_regs *pt_regs)
  165. {
  166. printf ("interrupt request\n");
  167. show_regs (pt_regs);
  168. bad_mode ();
  169. }
  170. static ulong timestamp;
  171. static ulong lastdec;
  172. /* nothing really to do with interrupts, just starts up a counter. */
  173. int interrupt_init (void)
  174. {
  175. #ifdef CONFIG_OMAP
  176. int32_t val;
  177. /* Start the decrementer ticking down from 0xffffffff */
  178. *((int32_t *) (CFG_TIMERBASE + LOAD_TIM)) = TIMER_LOAD_VAL;
  179. val = MPUTIM_ST | MPUTIM_AR | MPUTIM_CLOCK_ENABLE | (CFG_PVT << MPUTIM_PTV_BIT);
  180. *((int32_t *) (CFG_TIMERBASE + CNTL_TIMER)) = val;
  181. #endif /* CONFIG_OMAP */
  182. #ifdef CONFIG_INTEGRATOR
  183. /* Load timer with initial value */
  184. *(volatile ulong *)(CFG_TIMERBASE + 0) = TIMER_LOAD_VAL;
  185. /* Set timer to be enabled, free-running, no interrupts, 256 divider */
  186. *(volatile ulong *)(CFG_TIMERBASE + 8) = 0x8C;
  187. #endif /* CONFIG_INTEGRATOR */
  188. #ifdef CONFIG_VERSATILE
  189. *(volatile ulong *)(CFG_TIMERBASE + 0) = CFG_TIMER_RELOAD; /* TimerLoad */
  190. *(volatile ulong *)(CFG_TIMERBASE + 4) = CFG_TIMER_RELOAD; /* TimerValue */
  191. *(volatile ulong *)(CFG_TIMERBASE + 8) = 0x8C;
  192. /* *(volatile ulong *)(CFG_TIMERBASE + 8) = CFG_TIMER_CTRL | 0x40; Periodic */
  193. #endif /* CONFIG_VERSATILE */
  194. /* init the timestamp and lastdec value */
  195. reset_timer_masked();
  196. return (0);
  197. }
  198. /*
  199. * timer without interrupts
  200. */
  201. void reset_timer (void)
  202. {
  203. reset_timer_masked ();
  204. }
  205. ulong get_timer (ulong base)
  206. {
  207. return get_timer_masked () - base;
  208. }
  209. void set_timer (ulong t)
  210. {
  211. timestamp = t;
  212. }
  213. /* delay x useconds AND perserve advance timstamp value */
  214. void udelay (unsigned long usec)
  215. {
  216. ulong tmo, tmp;
  217. if(usec >= 1000){ /* if "big" number, spread normalization to seconds */
  218. tmo = usec / 1000; /* start to normalize for usec to ticks per sec */
  219. tmo *= CFG_HZ; /* find number of "ticks" to wait to achieve target */
  220. tmo /= 1000; /* finish normalize. */
  221. }else{ /* else small number, don't kill it prior to HZ multiply */
  222. tmo = usec * CFG_HZ;
  223. tmo /= (1000*1000);
  224. }
  225. tmp = get_timer (0); /* get current timestamp */
  226. if( (tmo + tmp + 1) < tmp ) /* if setting this fordward will roll time stamp */
  227. reset_timer_masked (); /* reset "advancing" timestamp to 0, set lastdec value */
  228. else
  229. tmo += tmp; /* else, set advancing stamp wake up time */
  230. while (get_timer_masked () < tmo)/* loop till event */
  231. /*NOP*/;
  232. }
  233. void reset_timer_masked (void)
  234. {
  235. /* reset time */
  236. lastdec = READ_TIMER; /* capure current decrementer value time */
  237. timestamp = 0; /* start "advancing" time stamp from 0 */
  238. }
  239. ulong get_timer_masked (void)
  240. {
  241. ulong now = READ_TIMER; /* current tick value */
  242. if (lastdec >= now) { /* normal mode (non roll) */
  243. /* normal mode */
  244. timestamp += lastdec - now; /* move stamp fordward with absoulte diff ticks */
  245. } else { /* we have overflow of the count down timer */
  246. /* nts = ts + ld + (TLV - now)
  247. * ts=old stamp, ld=time that passed before passing through -1
  248. * (TLV-now) amount of time after passing though -1
  249. * nts = new "advancing time stamp"...it could also roll and cause problems.
  250. */
  251. timestamp += lastdec + TIMER_LOAD_VAL - now;
  252. }
  253. lastdec = now;
  254. return timestamp;
  255. }
  256. /* waits specified delay value and resets timestamp */
  257. void udelay_masked (unsigned long usec)
  258. {
  259. ulong tmo;
  260. if(usec >= 1000){ /* if "big" number, spread normalization to seconds */
  261. tmo = usec / 1000; /* start to normalize for usec to ticks per sec */
  262. tmo *= CFG_HZ; /* find number of "ticks" to wait to achieve target */
  263. tmo /= 1000; /* finish normalize. */
  264. }else{ /* else small number, don't kill it prior to HZ multiply */
  265. tmo = usec * CFG_HZ;
  266. tmo /= (1000*1000);
  267. }
  268. reset_timer_masked (); /* set "advancing" timestamp to 0, set lastdec vaule */
  269. while (get_timer_masked () < tmo) /* wait for time stamp to overtake tick number.*/
  270. /*NOP*/;
  271. }
  272. /*
  273. * This function is derived from PowerPC code (read timebase as long long).
  274. * On ARM it just returns the timer value.
  275. */
  276. unsigned long long get_ticks(void)
  277. {
  278. return get_timer(0);
  279. }
  280. /*
  281. * This function is derived from PowerPC code (timebase clock frequency).
  282. * On ARM it returns the number of timer ticks per second.
  283. */
  284. ulong get_tbclk (void)
  285. {
  286. ulong tbclk;
  287. tbclk = CFG_HZ;
  288. return tbclk;
  289. }