sequoia.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496
  1. /*
  2. * (C) Copyright 2006-2007
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * (C) Copyright 2006
  6. * Jacqueline Pira-Ferriol, AMCC/IBM, jpira-ferriol@fr.ibm.com
  7. * Alain Saurel, AMCC/IBM, alain.saurel@fr.ibm.com
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. /************************************************************************
  25. * sequoia.h - configuration for Sequoia & Rainier boards
  26. ***********************************************************************/
  27. #ifndef __CONFIG_H
  28. #define __CONFIG_H
  29. /*-----------------------------------------------------------------------
  30. * High Level Configuration Options
  31. *----------------------------------------------------------------------*/
  32. /* This config file is used for Sequoia (440EPx) and Rainier (440GRx) */
  33. #ifndef CONFIG_RAINIER
  34. #define CONFIG_440EPX 1 /* Specific PPC440EPx */
  35. #else
  36. #define CONFIG_440GRX 1 /* Specific PPC440GRx */
  37. #endif
  38. #define CONFIG_440 1 /* ... PPC440 family */
  39. #define CONFIG_4xx 1 /* ... PPC4xx family */
  40. /* Detect Sequoia PLL input clock automatically via CPLD bit */
  41. #define CONFIG_SYS_CLK_FREQ ((in8(CFG_BCSR_BASE + 3) & 0x80) ? \
  42. 33333333 : 33000000)
  43. #if 0
  44. /*
  45. * 44x dcache supported is working now on sequoia, but we don't enable
  46. * it yet since it needs further testing
  47. */
  48. #define CONFIG_4xx_DCACHE /* enable dcache */
  49. #endif
  50. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
  51. #define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
  52. /*-----------------------------------------------------------------------
  53. * Base addresses -- Note these are effective addresses where the
  54. * actual resources get mapped (not physical addresses)
  55. *----------------------------------------------------------------------*/
  56. #define CFG_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Monitor */
  57. #define CFG_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */
  58. #define CFG_BOOT_BASE_ADDR 0xf0000000
  59. #define CFG_SDRAM_BASE 0x00000000 /* _must_ be 0 */
  60. #define CFG_FLASH_BASE 0xfc000000 /* start of FLASH */
  61. #define CFG_MONITOR_BASE TEXT_BASE
  62. #define CFG_NAND_ADDR 0xd0000000 /* NAND Flash */
  63. #define CFG_OCM_BASE 0xe0010000 /* ocm */
  64. #define CFG_OCM_DATA_ADDR CFG_OCM_BASE
  65. #define CFG_PCI_BASE 0xe0000000 /* Internal PCI regs */
  66. #define CFG_PCI_MEMBASE 0x80000000 /* mapped pci memory */
  67. #define CFG_PCI_MEMBASE1 CFG_PCI_MEMBASE + 0x10000000
  68. #define CFG_PCI_MEMBASE2 CFG_PCI_MEMBASE1 + 0x10000000
  69. #define CFG_PCI_MEMBASE3 CFG_PCI_MEMBASE2 + 0x10000000
  70. /* Don't change either of these */
  71. #define CFG_PERIPHERAL_BASE 0xef600000 /* internal peripherals */
  72. #define CFG_USB2D0_BASE 0xe0000100
  73. #define CFG_USB_DEVICE 0xe0000000
  74. #define CFG_USB_HOST 0xe0000400
  75. #define CFG_BCSR_BASE 0xc0000000
  76. /*-----------------------------------------------------------------------
  77. * Initial RAM & stack pointer
  78. *----------------------------------------------------------------------*/
  79. /* 440EPx/440GRx have 16KB of internal SRAM, so no need for D-Cache */
  80. #define CFG_INIT_RAM_ADDR CFG_OCM_BASE /* OCM */
  81. #define CFG_INIT_RAM_END (4 << 10)
  82. #define CFG_GBL_DATA_SIZE 256 /* num bytes initial data */
  83. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  84. #define CFG_INIT_SP_OFFSET CFG_POST_WORD_ADDR
  85. /*-----------------------------------------------------------------------
  86. * Serial Port
  87. *----------------------------------------------------------------------*/
  88. #define CFG_EXT_SERIAL_CLOCK 11059200 /* ext. 11.059MHz clk */
  89. #define CONFIG_BAUDRATE 115200
  90. #define CONFIG_SERIAL_MULTI 1
  91. /* define this if you want console on UART1 */
  92. #undef CONFIG_UART1_CONSOLE
  93. #define CFG_BAUDRATE_TABLE \
  94. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  95. /*-----------------------------------------------------------------------
  96. * Environment
  97. *----------------------------------------------------------------------*/
  98. #if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
  99. #define CFG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
  100. #else
  101. #define CFG_ENV_IS_IN_NAND 1 /* use NAND for environment vars */
  102. #define CFG_ENV_IS_EMBEDDED 1 /* use embedded environment */
  103. #endif
  104. /*-----------------------------------------------------------------------
  105. * FLASH related
  106. *----------------------------------------------------------------------*/
  107. #define CFG_FLASH_CFI /* The flash is CFI compatible */
  108. #define CFG_FLASH_CFI_DRIVER /* Use common CFI driver */
  109. #define CFG_FLASH_BANKS_LIST { CFG_FLASH_BASE }
  110. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  111. #define CFG_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
  112. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  113. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  114. #define CFG_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
  115. #define CFG_FLASH_PROTECTION 1 /* use hardware flash protection */
  116. #define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  117. #define CFG_FLASH_QUIET_TEST 1 /* don't warn upon unknown flash */
  118. #ifdef CFG_ENV_IS_IN_FLASH
  119. #define CFG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
  120. #define CFG_ENV_ADDR ((-CFG_MONITOR_LEN)-CFG_ENV_SECT_SIZE)
  121. #define CFG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
  122. /* Address and size of Redundant Environment Sector */
  123. #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR-CFG_ENV_SECT_SIZE)
  124. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  125. #endif
  126. /*
  127. * IPL (Initial Program Loader, integrated inside CPU)
  128. * Will load first 4k from NAND (SPL) into cache and execute it from there.
  129. *
  130. * SPL (Secondary Program Loader)
  131. * Will load special U-Boot version (NUB) from NAND and execute it. This SPL
  132. * has to fit into 4kByte. It sets up the CPU and configures the SDRAM
  133. * controller and the NAND controller so that the special U-Boot image can be
  134. * loaded from NAND to SDRAM.
  135. *
  136. * NUB (NAND U-Boot)
  137. * This NAND U-Boot (NUB) is a special U-Boot version which can be started
  138. * from RAM. Therefore it mustn't (re-)configure the SDRAM controller.
  139. *
  140. * On 440EPx the SPL is copied to SDRAM before the NAND controller is
  141. * set up. While still running from cache, I experienced problems accessing
  142. * the NAND controller. sr - 2006-08-25
  143. */
  144. #define CFG_NAND_BOOT_SPL_SRC 0xfffff000 /* SPL location */
  145. #define CFG_NAND_BOOT_SPL_SIZE (4 << 10) /* SPL size */
  146. #define CFG_NAND_BOOT_SPL_DST (CFG_OCM_BASE + (12 << 10)) /* Copy SPL here */
  147. #define CFG_NAND_U_BOOT_DST 0x01000000 /* Load NUB to this addr */
  148. #define CFG_NAND_U_BOOT_START CFG_NAND_U_BOOT_DST /* Start NUB from this addr */
  149. #define CFG_NAND_BOOT_SPL_DELTA (CFG_NAND_BOOT_SPL_SRC - CFG_NAND_BOOT_SPL_DST)
  150. /*
  151. * Define the partitioning of the NAND chip (only RAM U-Boot is needed here)
  152. */
  153. #define CFG_NAND_U_BOOT_OFFS (16 << 10) /* Offset to RAM U-Boot image */
  154. #define CFG_NAND_U_BOOT_SIZE (384 << 10) /* Size of RAM U-Boot image */
  155. /*
  156. * Now the NAND chip has to be defined (no autodetection used!)
  157. */
  158. #define CFG_NAND_PAGE_SIZE 512 /* NAND chip page size */
  159. #define CFG_NAND_BLOCK_SIZE (16 << 10) /* NAND chip block size */
  160. #define CFG_NAND_PAGE_COUNT 32 /* NAND chip page count */
  161. #define CFG_NAND_BAD_BLOCK_POS 5 /* Location of bad block marker */
  162. #undef CFG_NAND_4_ADDR_CYCLE /* No fourth addr used (<=32MB) */
  163. #define CFG_NAND_ECCSIZE 256
  164. #define CFG_NAND_ECCBYTES 3
  165. #define CFG_NAND_ECCSTEPS (CFG_NAND_PAGE_SIZE / CFG_NAND_ECCSIZE)
  166. #define CFG_NAND_OOBSIZE 16
  167. #define CFG_NAND_ECCTOTAL (CFG_NAND_ECCBYTES * CFG_NAND_ECCSTEPS)
  168. #define CFG_NAND_ECCPOS {0, 1, 2, 3, 6, 7}
  169. #ifdef CFG_ENV_IS_IN_NAND
  170. /*
  171. * For NAND booting the environment is embedded in the U-Boot image. Please take
  172. * look at the file board/amcc/sequoia/u-boot-nand.lds for details.
  173. */
  174. #define CFG_ENV_SIZE CFG_NAND_BLOCK_SIZE
  175. #define CFG_ENV_OFFSET (CFG_NAND_U_BOOT_OFFS + CFG_ENV_SIZE)
  176. #define CFG_ENV_OFFSET_REDUND (CFG_ENV_OFFSET + CFG_ENV_SIZE)
  177. #endif
  178. /*-----------------------------------------------------------------------
  179. * DDR SDRAM
  180. *----------------------------------------------------------------------*/
  181. #define CFG_MBYTES_SDRAM (256) /* 256MB */
  182. #if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
  183. #define CONFIG_DDR_DATA_EYE /* use DDR2 optimization */
  184. #endif
  185. /*-----------------------------------------------------------------------
  186. * I2C
  187. *----------------------------------------------------------------------*/
  188. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  189. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  190. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  191. #define CFG_I2C_SLAVE 0x7F
  192. #define CFG_I2C_MULTI_EEPROMS
  193. #define CFG_I2C_EEPROM_ADDR (0xa8>>1)
  194. #define CFG_I2C_EEPROM_ADDR_LEN 1
  195. #define CFG_EEPROM_PAGE_WRITE_ENABLE
  196. #define CFG_EEPROM_PAGE_WRITE_BITS 3
  197. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10
  198. /* I2C SYSMON (LM75, AD7414 is almost compatible) */
  199. #define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */
  200. #define CONFIG_DTT_AD7414 1 /* use AD7414 */
  201. #define CONFIG_DTT_SENSORS {0} /* Sensor addresses */
  202. #define CFG_DTT_MAX_TEMP 70
  203. #define CFG_DTT_LOW_TEMP -30
  204. #define CFG_DTT_HYSTERESIS 3
  205. #define CONFIG_PREBOOT "echo;" \
  206. "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
  207. "echo"
  208. #undef CONFIG_BOOTARGS
  209. /* Setup some board specific values for the default environment variables */
  210. #ifndef CONFIG_RAINIER
  211. #define CONFIG_HOSTNAME sequoia
  212. #define CFG_BOOTFILE "bootfile=/tftpboot/sequoia/uImage\0"
  213. #define CFG_ROOTPATH "rootpath=/opt/eldk/ppc_4xxFP\0"
  214. #else
  215. #define CONFIG_HOSTNAME rainier
  216. #define CFG_BOOTFILE "bootfile=/tftpboot/rainier/uImage\0"
  217. #define CFG_ROOTPATH "rootpath=/opt/eldk/ppc_4xx\0"
  218. #endif
  219. #define CONFIG_EXTRA_ENV_SETTINGS \
  220. CFG_BOOTFILE \
  221. CFG_ROOTPATH \
  222. "netdev=eth0\0" \
  223. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  224. "nfsroot=${serverip}:${rootpath}\0" \
  225. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  226. "addip=setenv bootargs ${bootargs} " \
  227. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  228. ":${hostname}:${netdev}:off panic=1\0" \
  229. "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
  230. "flash_nfs=run nfsargs addip addtty;" \
  231. "bootm ${kernel_addr}\0" \
  232. "flash_self=run ramargs addip addtty;" \
  233. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  234. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
  235. "bootm\0" \
  236. "kernel_addr=FC000000\0" \
  237. "ramdisk_addr=FC180000\0" \
  238. "load=tftp 200000 /tftpboot/${hostname}/u-boot.bin\0" \
  239. "update=protect off FFFA0000 FFFFFFFF;era FFFA0000 FFFFFFFF;" \
  240. "cp.b 200000 FFFA0000 60000\0" \
  241. "upd=run load;run update\0" \
  242. ""
  243. #define CONFIG_BOOTCOMMAND "run flash_self"
  244. #if 0
  245. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  246. #else
  247. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  248. #endif
  249. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  250. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  251. #define CONFIG_M88E1111_PHY 1
  252. #define CONFIG_IBM_EMAC4_V4 1
  253. #define CONFIG_MII 1 /* MII PHY management */
  254. #define CONFIG_PHY_ADDR 0 /* PHY address, See schematics */
  255. #define CONFIG_PHY_RESET 1 /* reset phy upon startup */
  256. #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
  257. #define CONFIG_HAS_ETH0
  258. #define CFG_RX_ETH_BUFFER 32 /* Number of ethernet rx buffers & descriptors */
  259. #define CONFIG_NET_MULTI 1
  260. #define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
  261. #define CONFIG_PHY1_ADDR 1
  262. /* USB */
  263. #ifdef CONFIG_440EPX
  264. #define CONFIG_USB_OHCI_NEW
  265. #define CONFIG_USB_STORAGE
  266. #define CFG_OHCI_BE_CONTROLLER
  267. #undef CFG_USB_OHCI_BOARD_INIT
  268. #define CFG_USB_OHCI_CPU_INIT 1
  269. #define CFG_USB_OHCI_REGS_BASE CFG_USB_HOST
  270. #define CFG_USB_OHCI_SLOT_NAME "ppc440"
  271. #define CFG_USB_OHCI_MAX_ROOT_PORTS 15
  272. /* Comment this out to enable USB 1.1 device */
  273. #define USB_2_0_DEVICE
  274. #endif /* CONFIG_440EPX */
  275. /* Partitions */
  276. #define CONFIG_MAC_PARTITION
  277. #define CONFIG_DOS_PARTITION
  278. #define CONFIG_ISO_PARTITION
  279. /*
  280. * BOOTP options
  281. */
  282. #define CONFIG_BOOTP_BOOTFILESIZE
  283. #define CONFIG_BOOTP_BOOTPATH
  284. #define CONFIG_BOOTP_GATEWAY
  285. #define CONFIG_BOOTP_HOSTNAME
  286. #define CONFIG_BOOTP_SUBNETMASK
  287. /*
  288. * Command line configuration.
  289. */
  290. #include <config_cmd_default.h>
  291. #define CONFIG_CMD_ASKENV
  292. #define CONFIG_CMD_DHCP
  293. #define CONFIG_CMD_DTT
  294. #define CONFIG_CMD_DIAG
  295. #define CONFIG_CMD_EEPROM
  296. #define CONFIG_CMD_ELF
  297. #define CONFIG_CMD_FAT
  298. #define CONFIG_CMD_I2C
  299. #define CONFIG_CMD_IRQ
  300. #define CONFIG_CMD_MII
  301. #define CONFIG_CMD_NAND
  302. #define CONFIG_CMD_NET
  303. #define CONFIG_CMD_NFS
  304. #define CONFIG_CMD_PCI
  305. #define CONFIG_CMD_PING
  306. #define CONFIG_CMD_REGINFO
  307. #define CONFIG_CMD_SDRAM
  308. #ifdef CONFIG_440EPX
  309. #define CONFIG_CMD_USB
  310. #endif
  311. #ifndef CONFIG_RAINIER
  312. #define CFG_POST_FPU_ON CFG_POST_FPU
  313. #else
  314. #define CFG_POST_FPU_ON 0
  315. #endif
  316. /* POST support */
  317. #define CONFIG_POST (CFG_POST_MEMORY | \
  318. CFG_POST_CPU | \
  319. CFG_POST_UART | \
  320. CFG_POST_I2C | \
  321. CFG_POST_CACHE | \
  322. CFG_POST_FPU_ON | \
  323. CFG_POST_ETHER | \
  324. CFG_POST_SPR)
  325. #define CFG_POST_WORD_ADDR (CFG_GBL_DATA_OFFSET - 0x4)
  326. #define CONFIG_LOGBUFFER
  327. #define CFG_POST_CACHE_ADDR 0x7fff0000 /* free virtual address */
  328. #define CFG_CONSOLE_IS_IN_ENV /* Otherwise it catches logbuffer as output */
  329. #define CONFIG_SUPPORT_VFAT
  330. /*-----------------------------------------------------------------------
  331. * Miscellaneous configurable options
  332. *----------------------------------------------------------------------*/
  333. #define CFG_LONGHELP /* undef to save memory */
  334. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  335. #if defined(CONFIG_CMD_KGDB)
  336. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  337. #else
  338. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  339. #endif
  340. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  341. #define CFG_MAXARGS 16 /* max number of command args */
  342. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  343. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  344. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  345. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  346. #define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  347. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  348. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  349. #define CONFIG_LOOPW 1 /* enable loopw command */
  350. #define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */
  351. #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
  352. #define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
  353. /*-----------------------------------------------------------------------
  354. * PCI stuff
  355. *----------------------------------------------------------------------*/
  356. /* General PCI */
  357. #define CONFIG_PCI /* include pci support */
  358. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  359. #define CFG_PCI_CACHE_LINE_SIZE 0 /* to avoid problems with PNP */
  360. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  361. #define CFG_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to CFG_PCI_MEMBASE*/
  362. /* Board-specific PCI */
  363. #define CFG_PCI_TARGET_INIT
  364. #define CFG_PCI_MASTER_INIT
  365. #define CFG_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */
  366. #define CFG_PCI_SUBSYS_ID 0xcafe /* Whatever */
  367. /*
  368. * For booting Linux, the board info and command line data
  369. * have to be in the first 8 MB of memory, since this is
  370. * the maximum mapped by the Linux kernel during initialization.
  371. */
  372. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  373. /*-----------------------------------------------------------------------
  374. * External Bus Controller (EBC) Setup
  375. *----------------------------------------------------------------------*/
  376. /*
  377. * On Sequoia CS0 and CS3 are switched when configuring for NAND booting
  378. */
  379. #if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
  380. #define CFG_NAND_CS 3 /* NAND chip connected to CSx */
  381. /* Memory Bank 0 (NOR-FLASH) initialization */
  382. #define CFG_EBC_PB0AP 0x03017200
  383. #define CFG_EBC_PB0CR (CFG_FLASH_BASE | 0xda000)
  384. /* Memory Bank 3 (NAND-FLASH) initialization */
  385. #define CFG_EBC_PB3AP 0x018003c0
  386. #define CFG_EBC_PB3CR (CFG_NAND_ADDR | 0x1c000)
  387. #else
  388. #define CFG_NAND_CS 0 /* NAND chip connected to CSx */
  389. /* Memory Bank 3 (NOR-FLASH) initialization */
  390. #define CFG_EBC_PB3AP 0x03017200
  391. #define CFG_EBC_PB3CR (CFG_FLASH_BASE | 0xda000)
  392. /* Memory Bank 0 (NAND-FLASH) initialization */
  393. #define CFG_EBC_PB0AP 0x018003c0
  394. #define CFG_EBC_PB0CR (CFG_NAND_ADDR | 0x1c000)
  395. #endif
  396. /* Memory Bank 2 (CPLD) initialization */
  397. #define CFG_EBC_PB2AP 0x24814580
  398. #define CFG_EBC_PB2CR (CFG_BCSR_BASE | 0x38000)
  399. #define CFG_BCSR5_PCI66EN 0x80
  400. /*-----------------------------------------------------------------------
  401. * NAND FLASH
  402. *----------------------------------------------------------------------*/
  403. #define CFG_MAX_NAND_DEVICE 1
  404. #define NAND_MAX_CHIPS 1
  405. #define CFG_NAND_BASE (CFG_NAND_ADDR + CFG_NAND_CS)
  406. #define CFG_NAND_SELECT_DEVICE 1 /* nand driver supports mutipl. chips */
  407. /*
  408. * Internal Definitions
  409. *
  410. * Boot Flags
  411. */
  412. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  413. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  414. #if defined(CONFIG_CMD_KGDB)
  415. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  416. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  417. #endif
  418. /* pass open firmware flat tree */
  419. #define CONFIG_OF_LIBFDT 1
  420. #define CONFIG_OF_BOARD_SETUP 1
  421. #endif /* __CONFIG_H */