interrupts.c 6.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312
  1. /*
  2. * (C) Copyright 2002
  3. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  4. * Marius Groeger <mgroeger@sysgo.de>
  5. *
  6. * (C) Copyright 2002
  7. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  8. * Alex Zuepke <azu@sysgo.de>
  9. *
  10. * (C) Copyright 2002
  11. * Gary Jennejohn, DENX Software Engineering, <gj@denx.de>
  12. *
  13. * See file CREDITS for list of people who contributed to this
  14. * project.
  15. *
  16. * This program is free software; you can redistribute it and/or
  17. * modify it under the terms of the GNU General Public License as
  18. * published by the Free Software Foundation; either version 2 of
  19. * the License, or (at your option) any later version.
  20. *
  21. * This program is distributed in the hope that it will be useful,
  22. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  23. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  24. * GNU General Public License for more details.
  25. *
  26. * You should have received a copy of the GNU General Public License
  27. * along with this program; if not, write to the Free Software
  28. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  29. * MA 02111-1307 USA
  30. */
  31. #include <common.h>
  32. #include <arm920t.h>
  33. #if defined(CONFIG_S3C2400)
  34. #include <s3c2400.h>
  35. #elif defined(CONFIG_S3C2410)
  36. #include <s3c2410.h>
  37. #endif
  38. #include <asm/proc-armv/ptrace.h>
  39. extern void reset_cpu(ulong addr);
  40. int timer_load_val = 0;
  41. /* macro to read the 16 bit timer */
  42. static inline ulong READ_TIMER(void)
  43. {
  44. S3C24X0_TIMERS * const timers = S3C24X0_GetBase_TIMERS();
  45. return (timers->TCNTO4 & 0xffff);
  46. }
  47. #ifdef CONFIG_USE_IRQ
  48. /* enable IRQ interrupts */
  49. void enable_interrupts (void)
  50. {
  51. unsigned long temp;
  52. __asm__ __volatile__("mrs %0, cpsr\n"
  53. "bic %0, %0, #0x80\n"
  54. "msr cpsr_c, %0"
  55. : "=r" (temp)
  56. :
  57. : "memory");
  58. }
  59. /*
  60. * disable IRQ/FIQ interrupts
  61. * returns true if interrupts had been enabled before we disabled them
  62. */
  63. int disable_interrupts (void)
  64. {
  65. unsigned long old,temp;
  66. __asm__ __volatile__("mrs %0, cpsr\n"
  67. "orr %1, %0, #0xc0\n"
  68. "msr cpsr_c, %1"
  69. : "=r" (old), "=r" (temp)
  70. :
  71. : "memory");
  72. return (old & 0x80) == 0;
  73. }
  74. #else
  75. void enable_interrupts (void)
  76. {
  77. return;
  78. }
  79. int disable_interrupts (void)
  80. {
  81. return 0;
  82. }
  83. #endif
  84. void bad_mode (void)
  85. {
  86. panic ("Resetting CPU ...\n");
  87. reset_cpu (0);
  88. }
  89. void show_regs (struct pt_regs *regs)
  90. {
  91. unsigned long flags;
  92. const char *processor_modes[] = {
  93. "USER_26", "FIQ_26", "IRQ_26", "SVC_26",
  94. "UK4_26", "UK5_26", "UK6_26", "UK7_26",
  95. "UK8_26", "UK9_26", "UK10_26", "UK11_26",
  96. "UK12_26", "UK13_26", "UK14_26", "UK15_26",
  97. "USER_32", "FIQ_32", "IRQ_32", "SVC_32",
  98. "UK4_32", "UK5_32", "UK6_32", "ABT_32",
  99. "UK8_32", "UK9_32", "UK10_32", "UND_32",
  100. "UK12_32", "UK13_32", "UK14_32", "SYS_32",
  101. };
  102. flags = condition_codes (regs);
  103. printf ("pc : [<%08lx>] lr : [<%08lx>]\n"
  104. "sp : %08lx ip : %08lx fp : %08lx\n",
  105. instruction_pointer (regs),
  106. regs->ARM_lr, regs->ARM_sp, regs->ARM_ip, regs->ARM_fp);
  107. printf ("r10: %08lx r9 : %08lx r8 : %08lx\n",
  108. regs->ARM_r10, regs->ARM_r9, regs->ARM_r8);
  109. printf ("r7 : %08lx r6 : %08lx r5 : %08lx r4 : %08lx\n",
  110. regs->ARM_r7, regs->ARM_r6, regs->ARM_r5, regs->ARM_r4);
  111. printf ("r3 : %08lx r2 : %08lx r1 : %08lx r0 : %08lx\n",
  112. regs->ARM_r3, regs->ARM_r2, regs->ARM_r1, regs->ARM_r0);
  113. printf ("Flags: %c%c%c%c",
  114. flags & CC_N_BIT ? 'N' : 'n',
  115. flags & CC_Z_BIT ? 'Z' : 'z',
  116. flags & CC_C_BIT ? 'C' : 'c', flags & CC_V_BIT ? 'V' : 'v');
  117. printf (" IRQs %s FIQs %s Mode %s%s\n",
  118. interrupts_enabled (regs) ? "on" : "off",
  119. fast_interrupts_enabled (regs) ? "on" : "off",
  120. processor_modes[processor_mode (regs)],
  121. thumb_mode (regs) ? " (T)" : "");
  122. }
  123. void do_undefined_instruction (struct pt_regs *pt_regs)
  124. {
  125. printf ("undefined instruction\n");
  126. show_regs (pt_regs);
  127. bad_mode ();
  128. }
  129. void do_software_interrupt (struct pt_regs *pt_regs)
  130. {
  131. printf ("software interrupt\n");
  132. show_regs (pt_regs);
  133. bad_mode ();
  134. }
  135. void do_prefetch_abort (struct pt_regs *pt_regs)
  136. {
  137. printf ("prefetch abort\n");
  138. show_regs (pt_regs);
  139. bad_mode ();
  140. }
  141. void do_data_abort (struct pt_regs *pt_regs)
  142. {
  143. printf ("data abort\n");
  144. show_regs (pt_regs);
  145. bad_mode ();
  146. }
  147. void do_not_used (struct pt_regs *pt_regs)
  148. {
  149. printf ("not used\n");
  150. show_regs (pt_regs);
  151. bad_mode ();
  152. }
  153. void do_fiq (struct pt_regs *pt_regs)
  154. {
  155. printf ("fast interrupt request\n");
  156. show_regs (pt_regs);
  157. bad_mode ();
  158. }
  159. void do_irq (struct pt_regs *pt_regs)
  160. {
  161. printf ("interrupt request\n");
  162. show_regs (pt_regs);
  163. bad_mode ();
  164. }
  165. static ulong timestamp;
  166. static ulong lastdec;
  167. int interrupt_init (void)
  168. {
  169. S3C24X0_TIMERS * const timers = S3C24X0_GetBase_TIMERS();
  170. /* use PWM Timer 4 because it has no output */
  171. /* prescaler for Timer 4 is 16 */
  172. timers->TCFG0 = 0x0f00;
  173. if (timer_load_val == 0)
  174. {
  175. /*
  176. * for 10 ms clock period @ PCLK with 4 bit divider = 1/2
  177. * (default) and prescaler = 16. Should be 10390
  178. * @33.25MHz and 15625 @ 50 MHz
  179. */
  180. timer_load_val = get_PCLK()/(2 * 16 * 100);
  181. }
  182. /* load value for 10 ms timeout */
  183. lastdec = timers->TCNTB4 = timer_load_val;
  184. /* auto load, manual update of Timer 4 */
  185. timers->TCON = (timers->TCON & ~0x0700000) | 0x600000;
  186. /* auto load, start Timer 4 */
  187. timers->TCON = (timers->TCON & ~0x0700000) | 0x500000;
  188. timestamp = 0;
  189. return (0);
  190. }
  191. /*
  192. * timer without interrupts
  193. */
  194. void reset_timer (void)
  195. {
  196. reset_timer_masked ();
  197. }
  198. ulong get_timer (ulong base)
  199. {
  200. return get_timer_masked () - base;
  201. }
  202. void set_timer (ulong t)
  203. {
  204. timestamp = t;
  205. }
  206. void udelay (unsigned long usec)
  207. {
  208. ulong tmo;
  209. tmo = usec / 1000;
  210. tmo *= (timer_load_val * 100);
  211. tmo /= 1000;
  212. tmo += get_timer (0);
  213. while (get_timer_masked () < tmo)
  214. /*NOP*/;
  215. }
  216. void reset_timer_masked (void)
  217. {
  218. /* reset time */
  219. lastdec = READ_TIMER();
  220. timestamp = 0;
  221. }
  222. ulong get_timer_masked (void)
  223. {
  224. ulong now = READ_TIMER();
  225. if (lastdec >= now) {
  226. /* normal mode */
  227. timestamp += lastdec - now;
  228. } else {
  229. /* we have an overflow ... */
  230. timestamp += lastdec + timer_load_val - now;
  231. }
  232. lastdec = now;
  233. return timestamp;
  234. }
  235. void udelay_masked (unsigned long usec)
  236. {
  237. ulong tmo;
  238. tmo = usec / 1000;
  239. tmo *= (timer_load_val * 100);
  240. tmo /= 1000;
  241. reset_timer_masked ();
  242. while (get_timer_masked () < tmo)
  243. /*NOP*/;
  244. }
  245. /*
  246. * This function is derived from PowerPC code (read timebase as long long).
  247. * On ARM it just returns the timer value.
  248. */
  249. unsigned long long get_ticks(void)
  250. {
  251. return get_timer(0);
  252. }
  253. /*
  254. * This function is derived from PowerPC code (timebase clock frequency).
  255. * On ARM it returns the number of timer ticks per second.
  256. */
  257. ulong get_tbclk (void)
  258. {
  259. ulong tbclk;
  260. #if defined(CONFIG_SMDK2400) || defined(CONFIG_TRAB)
  261. tbclk = timer_load_val * 100;
  262. #elif defined(CONFIG_SMDK2410) || defined(CONFIG_VCMA9)
  263. tbclk = CFG_HZ;
  264. #else
  265. # error "tbclk not configured"
  266. #endif
  267. return tbclk;
  268. }