init.S 5.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178
  1. /*
  2. * Copyright (C) 2002,2003, Motorola Inc.
  3. * Xianghua Xiao <X.Xiao@motorola.com>
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <ppc_asm.tmpl>
  24. #include <ppc_defs.h>
  25. #include <asm/cache.h>
  26. #include <asm/mmu.h>
  27. #include <config.h>
  28. #include <mpc85xx.h>
  29. #define entry_start \
  30. mflr r1 ; \
  31. bl 0f ;
  32. #define entry_end \
  33. 0: mflr r0 ; \
  34. mtlr r1 ; \
  35. blr ;
  36. /* TLB1 entries configuration: */
  37. .section .bootpg, "ax"
  38. .globl tlb1_entry
  39. tlb1_entry:
  40. entry_start
  41. .long 0x0a /* the following data table uses a few of 16 TLB entries */
  42. .long TLB1_MAS0(1,1,0)
  43. .long TLB1_MAS1(1,1,0,0,BOOKE_PAGESZ_1M)
  44. .long TLB1_MAS2(((CFG_CCSRBAR>>12) & 0xfffff),0,0,0,0,1,0,1,0)
  45. .long TLB1_MAS3(((CFG_CCSRBAR>>12) & 0xfffff),0,0,0,0,0,1,0,1,0,1)
  46. #if defined(CFG_FLASH_PORT_WIDTH_16)
  47. .long TLB1_MAS0(1,2,0)
  48. .long TLB1_MAS1(1,1,0,0,BOOKE_PAGESZ_4M)
  49. .long TLB1_MAS2(((CFG_FLASH_BASE>>12) & 0xfffff),0,0,0,0,1,0,1,0)
  50. .long TLB1_MAS3(((CFG_FLASH_BASE>>12) & 0xfffff),0,0,0,0,0,1,0,1,0,1)
  51. .long TLB1_MAS0(1,3,0)
  52. .long TLB1_MAS1(1,1,0,0,BOOKE_PAGESZ_4M)
  53. .long TLB1_MAS2((((CFG_FLASH_BASE+0x400000)>>12)&0xfffff),0,0,0,0,1,0,1,0)
  54. .long TLB1_MAS3((((CFG_FLASH_BASE+0x400000)>>12)&0xfffff),0,0,0,0,0,1,0,1,0,1)
  55. #else
  56. .long TLB1_MAS0(1,2,0)
  57. .long TLB1_MAS1(1,1,0,0,BOOKE_PAGESZ_16M)
  58. .long TLB1_MAS2(((CFG_FLASH_BASE>>12) & 0xfffff),0,0,0,0,1,0,1,0)
  59. .long TLB1_MAS3(((CFG_FLASH_BASE>>12) & 0xfffff),0,0,0,0,0,1,0,1,0,1)
  60. .long TLB1_MAS0(1,3,0)
  61. .long TLB1_MAS1(0,0,0,0,BOOKE_PAGESZ_1M)
  62. .long TLB1_MAS2(0,0,0,0,0,0,0,0,0)
  63. .long TLB1_MAS3(0,0,0,0,0,0,1,0,1,0,1)
  64. #endif
  65. #if !defined(CONFIG_SPD_EEPROM)
  66. .long TLB1_MAS0(1,4,0)
  67. .long TLB1_MAS1(1,1,0,0,BOOKE_PAGESZ_64M)
  68. .long TLB1_MAS2(((CFG_DDR_SDRAM_BASE>>12) & 0xfffff),0,0,0,0,0,0,0,0)
  69. .long TLB1_MAS3(((CFG_DDR_SDRAM_BASE>>12) & 0xfffff),0,0,0,0,0,1,0,1,0,1)
  70. .long TLB1_MAS0(1,5,0)
  71. .long TLB1_MAS1(1,1,0,0,BOOKE_PAGESZ_64M)
  72. .long TLB1_MAS2((((CFG_DDR_SDRAM_BASE+0x4000000)>>12) & 0xfffff),0,0,0,0,0,0,0,0)
  73. .long TLB1_MAS3((((CFG_DDR_SDRAM_BASE+0x4000000)>>12) & 0xfffff),0,0,0,0,0,1,0,1,0,1)
  74. #else
  75. .long TLB1_MAS0(1,4,0)
  76. .long TLB1_MAS1(0,0,0,0,BOOKE_PAGESZ_1M)
  77. .long TLB1_MAS2(0,0,0,0,0,0,0,0,0)
  78. .long TLB1_MAS3(0,0,0,0,0,0,1,0,1,0,1)
  79. .long TLB1_MAS0(1,5,0)
  80. .long TLB1_MAS1(0,0,0,0,BOOKE_PAGESZ_1M)
  81. .long TLB1_MAS2(0,0,0,0,0,0,0,0,0)
  82. .long TLB1_MAS3(0,0,0,0,0,0,1,0,1,0,1)
  83. #endif
  84. .long TLB1_MAS0(1,6,0)
  85. .long TLB1_MAS1(1,1,0,0,BOOKE_PAGESZ_64M)
  86. #if defined(CONFIG_RAM_AS_FLASH)
  87. .long TLB1_MAS2(((CFG_LBC_SDRAM_BASE>>12) & 0xfffff),0,0,0,0,1,0,1,0)
  88. #else
  89. .long TLB1_MAS2(((CFG_LBC_SDRAM_BASE>>12) & 0xfffff),0,0,0,0,0,0,0,0)
  90. #endif
  91. .long TLB1_MAS3(((CFG_LBC_SDRAM_BASE>>12) & 0xfffff),0,0,0,0,0,1,0,1,0,1)
  92. .long TLB1_MAS0(1,7,0)
  93. .long TLB1_MAS1(1,1,0,0,BOOKE_PAGESZ_16K)
  94. #ifdef CONFIG_L2_INIT_RAM
  95. .long TLB1_MAS2(((CFG_INIT_RAM_ADDR>>12) & 0xfffff),0,0,0,1,0,0,0,0)
  96. #else
  97. .long TLB1_MAS2(((CFG_INIT_RAM_ADDR>>12) & 0xfffff),0,0,0,0,0,0,0,0)
  98. #endif
  99. .long TLB1_MAS3(((CFG_INIT_RAM_ADDR>>12) & 0xfffff),0,0,0,0,0,1,0,1,0,1)
  100. .long TLB1_MAS0(1,8,0)
  101. .long TLB1_MAS1(1,1,0,0,BOOKE_PAGESZ_256M)
  102. .long TLB1_MAS2(((CFG_PCI_MEM_BASE>>12) & 0xfffff),0,0,0,0,1,0,1,0)
  103. .long TLB1_MAS3(((CFG_PCI_MEM_BASE>>12) & 0xfffff),0,0,0,0,0,1,0,1,0,1)
  104. .long TLB1_MAS0(1,9,0)
  105. .long TLB1_MAS1(1,1,0,0,BOOKE_PAGESZ_16K)
  106. .long TLB1_MAS2(((CFG_BCSR>>12) & 0xfffff),0,0,0,0,1,0,1,0)
  107. .long TLB1_MAS3(((CFG_BCSR>>12) & 0xfffff),0,0,0,0,0,1,0,1,0,1)
  108. #if (CFG_CCSRBAR_DEFAULT != CFG_CCSRBAR)
  109. .long TLB1_MAS0(1,15,0)
  110. .long TLB1_MAS1(1,1,0,0,BOOKE_PAGESZ_1M)
  111. .long TLB1_MAS2(((CFG_CCSRBAR_DEFAULT>>12) & 0xfffff),0,0,0,0,1,0,1,0)
  112. .long TLB1_MAS3(((CFG_CCSRBAR_DEFAULT>>12) & 0xfffff),0,0,0,0,0,1,0,1,0,1)
  113. #else
  114. .long TLB1_MAS0(1,15,0)
  115. .long TLB1_MAS1(0,0,0,0,BOOKE_PAGESZ_1M)
  116. .long TLB1_MAS2(0,0,0,0,0,0,0,0,0)
  117. .long TLB1_MAS3(0,0,0,0,0,0,1,0,1,0,1)
  118. #endif
  119. entry_end
  120. /* LAW(Local Access Window) configuration:
  121. * 0000_0000-0800_0000: DDR(128M) -or- larger
  122. * f000_0000-f3ff_ffff: PCI(256M)
  123. * f400_0000-f7ff_ffff: RapidIO(128M)
  124. * f800_0000-ffff_ffff: localbus(128M)
  125. * f800_0000-fbff_ffff: LBC SDRAM(64M)
  126. * fc00_0000-fdef_ffff: LBC BCSR,RTC,etc(31M)
  127. * fdf0_0000-fdff_ffff: CCSRBAR(1M)
  128. * fe00_0000-ffff_ffff: Flash(32M)
  129. * Note: CCSRBAR and L2-as-SRAM don't need configure Local Access
  130. * Window.
  131. * Note: If flash is 8M at default position(last 8M),no LAW needed.
  132. */
  133. #if !defined(CONFIG_SPD_EEPROM)
  134. #define LAWBAR0 ((CFG_DDR_SDRAM_BASE>>12) & 0xfffff)
  135. #define LAWAR0 (LAWAR_EN | LAWAR_TRGT_IF_DDR | (LAWAR_SIZE & LAWAR_SIZE_128M))
  136. #else
  137. #define LAWBAR0 0
  138. #define LAWAR0 ((LAWAR_TRGT_IF_DDR | (LAWAR_SIZE & LAWAR_SIZE_128M)) & ~LAWAR_EN)
  139. #endif
  140. #define LAWBAR1 ((CFG_PCI_MEM_BASE>>12) & 0xfffff)
  141. #define LAWAR1 (LAWAR_EN | LAWAR_TRGT_IF_PCIX | (LAWAR_SIZE & LAWAR_SIZE_256M))
  142. #if !defined(CONFIG_RAM_AS_FLASH)
  143. #define LAWBAR2 ((CFG_LBC_SDRAM_BASE>>12) & 0xfffff)
  144. #define LAWAR2 (LAWAR_EN | LAWAR_TRGT_IF_LBC | (LAWAR_SIZE & LAWAR_SIZE_128M))
  145. #else
  146. #define LAWBAR2 0
  147. #define LAWAR2 ((LAWAR_TRGT_IF_LBC | (LAWAR_SIZE & LAWAR_SIZE_128M)) & ~LAWAR_EN)
  148. #endif
  149. .section .bootpg, "ax"
  150. .globl law_entry
  151. law_entry:
  152. entry_start
  153. .long 0x03
  154. .long LAWBAR0,LAWAR0,LAWBAR1,LAWAR1,LAWBAR2,LAWAR2
  155. entry_end