fec_mxc.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737
  1. /*
  2. * (C) Copyright 2009 Ilya Yanok, Emcraft Systems Ltd <yanok@emcraft.com>
  3. * (C) Copyright 2008,2009 Eric Jarrige <eric.jarrige@armadeus.org>
  4. * (C) Copyright 2008 Armadeus Systems nc
  5. * (C) Copyright 2007 Pengutronix, Sascha Hauer <s.hauer@pengutronix.de>
  6. * (C) Copyright 2007 Pengutronix, Juergen Beisert <j.beisert@pengutronix.de>
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <malloc.h>
  25. #include <net.h>
  26. #include <miiphy.h>
  27. #include "fec_mxc.h"
  28. #include <asm/arch/clock.h>
  29. #include <asm/arch/imx-regs.h>
  30. #include <asm/io.h>
  31. #include <asm/errno.h>
  32. DECLARE_GLOBAL_DATA_PTR;
  33. #ifndef CONFIG_MII
  34. #error "CONFIG_MII has to be defined!"
  35. #endif
  36. #undef DEBUG
  37. struct nbuf {
  38. uint8_t data[1500]; /**< actual data */
  39. int length; /**< actual length */
  40. int used; /**< buffer in use or not */
  41. uint8_t head[16]; /**< MAC header(6 + 6 + 2) + 2(aligned) */
  42. };
  43. struct fec_priv gfec = {
  44. .eth = (struct ethernet_regs *)IMX_FEC_BASE,
  45. .xcv_type = MII100,
  46. .rbd_base = NULL,
  47. .rbd_index = 0,
  48. .tbd_base = NULL,
  49. .tbd_index = 0,
  50. .bd = NULL,
  51. .rdb_ptr = NULL,
  52. .base_ptr = NULL,
  53. };
  54. /*
  55. * MII-interface related functions
  56. */
  57. static int fec_miiphy_read(char *dev, uint8_t phyAddr, uint8_t regAddr,
  58. uint16_t *retVal)
  59. {
  60. struct eth_device *edev = eth_get_dev_by_name(dev);
  61. struct fec_priv *fec = (struct fec_priv *)edev->priv;
  62. uint32_t reg; /* convenient holder for the PHY register */
  63. uint32_t phy; /* convenient holder for the PHY */
  64. uint32_t start;
  65. /*
  66. * reading from any PHY's register is done by properly
  67. * programming the FEC's MII data register.
  68. */
  69. writel(FEC_IEVENT_MII, &fec->eth->ievent);
  70. reg = regAddr << FEC_MII_DATA_RA_SHIFT;
  71. phy = phyAddr << FEC_MII_DATA_PA_SHIFT;
  72. writel(FEC_MII_DATA_ST | FEC_MII_DATA_OP_RD | FEC_MII_DATA_TA |
  73. phy | reg, &fec->eth->mii_data);
  74. /*
  75. * wait for the related interrupt
  76. */
  77. start = get_timer_masked();
  78. while (!(readl(&fec->eth->ievent) & FEC_IEVENT_MII)) {
  79. if (get_timer(start) > (CONFIG_SYS_HZ / 1000)) {
  80. printf("Read MDIO failed...\n");
  81. return -1;
  82. }
  83. }
  84. /*
  85. * clear mii interrupt bit
  86. */
  87. writel(FEC_IEVENT_MII, &fec->eth->ievent);
  88. /*
  89. * it's now safe to read the PHY's register
  90. */
  91. *retVal = readl(&fec->eth->mii_data);
  92. debug("fec_miiphy_read: phy: %02x reg:%02x val:%#x\n", phyAddr,
  93. regAddr, *retVal);
  94. return 0;
  95. }
  96. static void fec_mii_setspeed(struct fec_priv *fec)
  97. {
  98. /*
  99. * Set MII_SPEED = (1/(mii_speed * 2)) * System Clock
  100. * and do not drop the Preamble.
  101. */
  102. writel((((imx_get_fecclk() / 1000000) + 2) / 5) << 1,
  103. &fec->eth->mii_speed);
  104. debug("fec_init: mii_speed %#lx\n",
  105. fec->eth->mii_speed);
  106. }
  107. static int fec_miiphy_write(char *dev, uint8_t phyAddr, uint8_t regAddr,
  108. uint16_t data)
  109. {
  110. struct eth_device *edev = eth_get_dev_by_name(dev);
  111. struct fec_priv *fec = (struct fec_priv *)edev->priv;
  112. uint32_t reg; /* convenient holder for the PHY register */
  113. uint32_t phy; /* convenient holder for the PHY */
  114. uint32_t start;
  115. reg = regAddr << FEC_MII_DATA_RA_SHIFT;
  116. phy = phyAddr << FEC_MII_DATA_PA_SHIFT;
  117. writel(FEC_MII_DATA_ST | FEC_MII_DATA_OP_WR |
  118. FEC_MII_DATA_TA | phy | reg | data, &fec->eth->mii_data);
  119. /*
  120. * wait for the MII interrupt
  121. */
  122. start = get_timer_masked();
  123. while (!(readl(&fec->eth->ievent) & FEC_IEVENT_MII)) {
  124. if (get_timer(start) > (CONFIG_SYS_HZ / 1000)) {
  125. printf("Write MDIO failed...\n");
  126. return -1;
  127. }
  128. }
  129. /*
  130. * clear MII interrupt bit
  131. */
  132. writel(FEC_IEVENT_MII, &fec->eth->ievent);
  133. debug("fec_miiphy_write: phy: %02x reg:%02x val:%#x\n", phyAddr,
  134. regAddr, data);
  135. return 0;
  136. }
  137. static int miiphy_restart_aneg(struct eth_device *dev)
  138. {
  139. /*
  140. * Wake up from sleep if necessary
  141. * Reset PHY, then delay 300ns
  142. */
  143. miiphy_write(dev->name, CONFIG_FEC_MXC_PHYADDR, PHY_MIPGSR, 0x00FF);
  144. miiphy_write(dev->name, CONFIG_FEC_MXC_PHYADDR, PHY_BMCR,
  145. PHY_BMCR_RESET);
  146. udelay(1000);
  147. /*
  148. * Set the auto-negotiation advertisement register bits
  149. */
  150. miiphy_write(dev->name, CONFIG_FEC_MXC_PHYADDR, PHY_ANAR,
  151. PHY_ANLPAR_TXFD | PHY_ANLPAR_TX | PHY_ANLPAR_10FD |
  152. PHY_ANLPAR_10 | PHY_ANLPAR_PSB_802_3);
  153. miiphy_write(dev->name, CONFIG_FEC_MXC_PHYADDR, PHY_BMCR,
  154. PHY_BMCR_AUTON | PHY_BMCR_RST_NEG);
  155. return 0;
  156. }
  157. static int miiphy_wait_aneg(struct eth_device *dev)
  158. {
  159. uint32_t start;
  160. uint16_t status;
  161. /*
  162. * Wait for AN completion
  163. */
  164. start = get_timer_masked();
  165. do {
  166. if (get_timer(start) > (CONFIG_SYS_HZ * 5)) {
  167. printf("%s: Autonegotiation timeout\n", dev->name);
  168. return -1;
  169. }
  170. if (miiphy_read(dev->name, CONFIG_FEC_MXC_PHYADDR,
  171. PHY_BMSR, &status)) {
  172. printf("%s: Autonegotiation failed. status: 0x%04x\n",
  173. dev->name, status);
  174. return -1;
  175. }
  176. } while (!(status & PHY_BMSR_LS));
  177. return 0;
  178. }
  179. static int fec_rx_task_enable(struct fec_priv *fec)
  180. {
  181. writel(1 << 24, &fec->eth->r_des_active);
  182. return 0;
  183. }
  184. static int fec_rx_task_disable(struct fec_priv *fec)
  185. {
  186. return 0;
  187. }
  188. static int fec_tx_task_enable(struct fec_priv *fec)
  189. {
  190. writel(1 << 24, &fec->eth->x_des_active);
  191. return 0;
  192. }
  193. static int fec_tx_task_disable(struct fec_priv *fec)
  194. {
  195. return 0;
  196. }
  197. /**
  198. * Initialize receive task's buffer descriptors
  199. * @param[in] fec all we know about the device yet
  200. * @param[in] count receive buffer count to be allocated
  201. * @param[in] size size of each receive buffer
  202. * @return 0 on success
  203. *
  204. * For this task we need additional memory for the data buffers. And each
  205. * data buffer requires some alignment. Thy must be aligned to a specific
  206. * boundary each (DB_DATA_ALIGNMENT).
  207. */
  208. static int fec_rbd_init(struct fec_priv *fec, int count, int size)
  209. {
  210. int ix;
  211. uint32_t p = 0;
  212. /* reserve data memory and consider alignment */
  213. if (fec->rdb_ptr == NULL)
  214. fec->rdb_ptr = malloc(size * count + DB_DATA_ALIGNMENT);
  215. p = (uint32_t)fec->rdb_ptr;
  216. if (!p) {
  217. puts("fec_mxc: not enough malloc memory\n");
  218. return -ENOMEM;
  219. }
  220. memset((void *)p, 0, size * count + DB_DATA_ALIGNMENT);
  221. p += DB_DATA_ALIGNMENT-1;
  222. p &= ~(DB_DATA_ALIGNMENT-1);
  223. for (ix = 0; ix < count; ix++) {
  224. writel(p, &fec->rbd_base[ix].data_pointer);
  225. p += size;
  226. writew(FEC_RBD_EMPTY, &fec->rbd_base[ix].status);
  227. writew(0, &fec->rbd_base[ix].data_length);
  228. }
  229. /*
  230. * mark the last RBD to close the ring
  231. */
  232. writew(FEC_RBD_WRAP | FEC_RBD_EMPTY, &fec->rbd_base[ix - 1].status);
  233. fec->rbd_index = 0;
  234. return 0;
  235. }
  236. /**
  237. * Initialize transmit task's buffer descriptors
  238. * @param[in] fec all we know about the device yet
  239. *
  240. * Transmit buffers are created externally. We only have to init the BDs here.\n
  241. * Note: There is a race condition in the hardware. When only one BD is in
  242. * use it must be marked with the WRAP bit to use it for every transmitt.
  243. * This bit in combination with the READY bit results into double transmit
  244. * of each data buffer. It seems the state machine checks READY earlier then
  245. * resetting it after the first transfer.
  246. * Using two BDs solves this issue.
  247. */
  248. static void fec_tbd_init(struct fec_priv *fec)
  249. {
  250. writew(0x0000, &fec->tbd_base[0].status);
  251. writew(FEC_TBD_WRAP, &fec->tbd_base[1].status);
  252. fec->tbd_index = 0;
  253. }
  254. /**
  255. * Mark the given read buffer descriptor as free
  256. * @param[in] last 1 if this is the last buffer descriptor in the chain, else 0
  257. * @param[in] pRbd buffer descriptor to mark free again
  258. */
  259. static void fec_rbd_clean(int last, struct fec_bd *pRbd)
  260. {
  261. /*
  262. * Reset buffer descriptor as empty
  263. */
  264. if (last)
  265. writew(FEC_RBD_WRAP | FEC_RBD_EMPTY, &pRbd->status);
  266. else
  267. writew(FEC_RBD_EMPTY, &pRbd->status);
  268. /*
  269. * no data in it
  270. */
  271. writew(0, &pRbd->data_length);
  272. }
  273. static int fec_get_hwaddr(struct eth_device *dev, unsigned char *mac)
  274. {
  275. /*
  276. * The MX27 can store the mac address in internal eeprom
  277. * This mechanism is not supported now by MX51
  278. */
  279. #ifdef CONFIG_MX51
  280. return -1;
  281. #else
  282. struct iim_regs *iim = (struct iim_regs *)IMX_IIM_BASE;
  283. int i;
  284. for (i = 0; i < 6; i++)
  285. mac[6-1-i] = readl(&iim->iim_bank_area0[IIM0_MAC + i]);
  286. return is_valid_ether_addr(mac);
  287. #endif
  288. }
  289. static int fec_set_hwaddr(struct eth_device *dev)
  290. {
  291. uchar *mac = dev->enetaddr;
  292. struct fec_priv *fec = (struct fec_priv *)dev->priv;
  293. writel(0, &fec->eth->iaddr1);
  294. writel(0, &fec->eth->iaddr2);
  295. writel(0, &fec->eth->gaddr1);
  296. writel(0, &fec->eth->gaddr2);
  297. /*
  298. * Set physical address
  299. */
  300. writel((mac[0] << 24) + (mac[1] << 16) + (mac[2] << 8) + mac[3],
  301. &fec->eth->paddr1);
  302. writel((mac[4] << 24) + (mac[5] << 16) + 0x8808, &fec->eth->paddr2);
  303. return 0;
  304. }
  305. /**
  306. * Start the FEC engine
  307. * @param[in] dev Our device to handle
  308. */
  309. static int fec_open(struct eth_device *edev)
  310. {
  311. struct fec_priv *fec = (struct fec_priv *)edev->priv;
  312. debug("fec_open: fec_open(dev)\n");
  313. /* full-duplex, heartbeat disabled */
  314. writel(1 << 2, &fec->eth->x_cntrl);
  315. fec->rbd_index = 0;
  316. /*
  317. * Enable FEC-Lite controller
  318. */
  319. writel(FEC_ECNTRL_ETHER_EN, &fec->eth->ecntrl);
  320. miiphy_wait_aneg(edev);
  321. miiphy_speed(edev->name, CONFIG_FEC_MXC_PHYADDR);
  322. miiphy_duplex(edev->name, CONFIG_FEC_MXC_PHYADDR);
  323. /*
  324. * Enable SmartDMA receive task
  325. */
  326. fec_rx_task_enable(fec);
  327. udelay(100000);
  328. return 0;
  329. }
  330. static int fec_init(struct eth_device *dev, bd_t* bd)
  331. {
  332. uint32_t base;
  333. struct fec_priv *fec = (struct fec_priv *)dev->priv;
  334. /*
  335. * reserve memory for both buffer descriptor chains at once
  336. * Datasheet forces the startaddress of each chain is 16 byte
  337. * aligned
  338. */
  339. if (fec->base_ptr == NULL)
  340. fec->base_ptr = malloc((2 + FEC_RBD_NUM) *
  341. sizeof(struct fec_bd) + DB_ALIGNMENT);
  342. base = (uint32_t)fec->base_ptr;
  343. if (!base) {
  344. puts("fec_mxc: not enough malloc memory\n");
  345. return -ENOMEM;
  346. }
  347. memset((void *)base, 0, (2 + FEC_RBD_NUM) *
  348. sizeof(struct fec_bd) + DB_ALIGNMENT);
  349. base += (DB_ALIGNMENT-1);
  350. base &= ~(DB_ALIGNMENT-1);
  351. fec->rbd_base = (struct fec_bd *)base;
  352. base += FEC_RBD_NUM * sizeof(struct fec_bd);
  353. fec->tbd_base = (struct fec_bd *)base;
  354. /*
  355. * Set interrupt mask register
  356. */
  357. writel(0x00000000, &fec->eth->imask);
  358. /*
  359. * Clear FEC-Lite interrupt event register(IEVENT)
  360. */
  361. writel(0xffffffff, &fec->eth->ievent);
  362. /*
  363. * Set FEC-Lite receive control register(R_CNTRL):
  364. */
  365. if (fec->xcv_type == SEVENWIRE) {
  366. /*
  367. * Frame length=1518; 7-wire mode
  368. */
  369. writel(0x05ee0020, &fec->eth->r_cntrl); /* FIXME 0x05ee0000 */
  370. } else {
  371. /*
  372. * Frame length=1518; MII mode;
  373. */
  374. writel(0x05ee0024, &fec->eth->r_cntrl); /* FIXME 0x05ee0004 */
  375. fec_mii_setspeed(fec);
  376. }
  377. /*
  378. * Set Opcode/Pause Duration Register
  379. */
  380. writel(0x00010020, &fec->eth->op_pause); /* FIXME 0xffff0020; */
  381. writel(0x2, &fec->eth->x_wmrk);
  382. /*
  383. * Set multicast address filter
  384. */
  385. writel(0x00000000, &fec->eth->gaddr1);
  386. writel(0x00000000, &fec->eth->gaddr2);
  387. /* clear MIB RAM */
  388. long *mib_ptr = (long *)(IMX_FEC_BASE + 0x200);
  389. while (mib_ptr <= (long *)(IMX_FEC_BASE + 0x2FC))
  390. *mib_ptr++ = 0;
  391. /* FIFO receive start register */
  392. writel(0x520, &fec->eth->r_fstart);
  393. /* size and address of each buffer */
  394. writel(FEC_MAX_PKT_SIZE, &fec->eth->emrbr);
  395. writel((uint32_t)fec->tbd_base, &fec->eth->etdsr);
  396. writel((uint32_t)fec->rbd_base, &fec->eth->erdsr);
  397. /*
  398. * Initialize RxBD/TxBD rings
  399. */
  400. if (fec_rbd_init(fec, FEC_RBD_NUM, FEC_MAX_PKT_SIZE) < 0) {
  401. free(fec->base_ptr);
  402. fec->base_ptr = NULL;
  403. return -ENOMEM;
  404. }
  405. fec_tbd_init(fec);
  406. if (fec->xcv_type != SEVENWIRE)
  407. miiphy_restart_aneg(dev);
  408. fec_open(dev);
  409. fec_set_hwaddr(dev);
  410. return 0;
  411. }
  412. /**
  413. * Halt the FEC engine
  414. * @param[in] dev Our device to handle
  415. */
  416. static void fec_halt(struct eth_device *dev)
  417. {
  418. struct fec_priv *fec = &gfec;
  419. int counter = 0xffff;
  420. /*
  421. * issue graceful stop command to the FEC transmitter if necessary
  422. */
  423. writel(FEC_ECNTRL_RESET | readl(&fec->eth->x_cntrl),
  424. &fec->eth->x_cntrl);
  425. debug("eth_halt: wait for stop regs\n");
  426. /*
  427. * wait for graceful stop to register
  428. */
  429. while ((counter--) && (!(readl(&fec->eth->ievent) & FEC_IEVENT_GRA)))
  430. ; /* FIXME ensure time */
  431. /*
  432. * Disable SmartDMA tasks
  433. */
  434. fec_tx_task_disable(fec);
  435. fec_rx_task_disable(fec);
  436. /*
  437. * Disable the Ethernet Controller
  438. * Note: this will also reset the BD index counter!
  439. */
  440. writel(0, &fec->eth->ecntrl);
  441. fec->rbd_index = 0;
  442. fec->tbd_index = 0;
  443. debug("eth_halt: done\n");
  444. }
  445. /**
  446. * Transmit one frame
  447. * @param[in] dev Our ethernet device to handle
  448. * @param[in] packet Pointer to the data to be transmitted
  449. * @param[in] length Data count in bytes
  450. * @return 0 on success
  451. */
  452. static int fec_send(struct eth_device *dev, volatile void* packet, int length)
  453. {
  454. unsigned int status;
  455. /*
  456. * This routine transmits one frame. This routine only accepts
  457. * 6-byte Ethernet addresses.
  458. */
  459. struct fec_priv *fec = (struct fec_priv *)dev->priv;
  460. /*
  461. * Check for valid length of data.
  462. */
  463. if ((length > 1500) || (length <= 0)) {
  464. printf("Payload (%d) too large\n", length);
  465. return -1;
  466. }
  467. /*
  468. * Setup the transmit buffer
  469. * Note: We are always using the first buffer for transmission,
  470. * the second will be empty and only used to stop the DMA engine
  471. */
  472. writew(length, &fec->tbd_base[fec->tbd_index].data_length);
  473. writel((uint32_t)packet, &fec->tbd_base[fec->tbd_index].data_pointer);
  474. /*
  475. * update BD's status now
  476. * This block:
  477. * - is always the last in a chain (means no chain)
  478. * - should transmitt the CRC
  479. * - might be the last BD in the list, so the address counter should
  480. * wrap (-> keep the WRAP flag)
  481. */
  482. status = readw(&fec->tbd_base[fec->tbd_index].status) & FEC_TBD_WRAP;
  483. status |= FEC_TBD_LAST | FEC_TBD_TC | FEC_TBD_READY;
  484. writew(status, &fec->tbd_base[fec->tbd_index].status);
  485. /*
  486. * Enable SmartDMA transmit task
  487. */
  488. fec_tx_task_enable(fec);
  489. /*
  490. * wait until frame is sent .
  491. */
  492. while (readw(&fec->tbd_base[fec->tbd_index].status) & FEC_TBD_READY) {
  493. /* FIXME: Timeout */
  494. }
  495. debug("fec_send: status 0x%x index %d\n",
  496. readw(&fec->tbd_base[fec->tbd_index].status),
  497. fec->tbd_index);
  498. /* for next transmission use the other buffer */
  499. if (fec->tbd_index)
  500. fec->tbd_index = 0;
  501. else
  502. fec->tbd_index = 1;
  503. return 0;
  504. }
  505. /**
  506. * Pull one frame from the card
  507. * @param[in] dev Our ethernet device to handle
  508. * @return Length of packet read
  509. */
  510. static int fec_recv(struct eth_device *dev)
  511. {
  512. struct fec_priv *fec = (struct fec_priv *)dev->priv;
  513. struct fec_bd *rbd = &fec->rbd_base[fec->rbd_index];
  514. unsigned long ievent;
  515. int frame_length, len = 0;
  516. struct nbuf *frame;
  517. uint16_t bd_status;
  518. uchar buff[FEC_MAX_PKT_SIZE];
  519. /*
  520. * Check if any critical events have happened
  521. */
  522. ievent = readl(&fec->eth->ievent);
  523. writel(ievent, &fec->eth->ievent);
  524. debug("fec_recv: ievent 0x%x\n", ievent);
  525. if (ievent & FEC_IEVENT_BABR) {
  526. fec_halt(dev);
  527. fec_init(dev, fec->bd);
  528. printf("some error: 0x%08lx\n", ievent);
  529. return 0;
  530. }
  531. if (ievent & FEC_IEVENT_HBERR) {
  532. /* Heartbeat error */
  533. writel(0x00000001 | readl(&fec->eth->x_cntrl),
  534. &fec->eth->x_cntrl);
  535. }
  536. if (ievent & FEC_IEVENT_GRA) {
  537. /* Graceful stop complete */
  538. if (readl(&fec->eth->x_cntrl) & 0x00000001) {
  539. fec_halt(dev);
  540. writel(~0x00000001 & readl(&fec->eth->x_cntrl),
  541. &fec->eth->x_cntrl);
  542. fec_init(dev, fec->bd);
  543. }
  544. }
  545. /*
  546. * ensure reading the right buffer status
  547. */
  548. bd_status = readw(&rbd->status);
  549. debug("fec_recv: status 0x%x\n", bd_status);
  550. if (!(bd_status & FEC_RBD_EMPTY)) {
  551. if ((bd_status & FEC_RBD_LAST) && !(bd_status & FEC_RBD_ERR) &&
  552. ((readw(&rbd->data_length) - 4) > 14)) {
  553. /*
  554. * Get buffer address and size
  555. */
  556. frame = (struct nbuf *)readl(&rbd->data_pointer);
  557. frame_length = readw(&rbd->data_length) - 4;
  558. /*
  559. * Fill the buffer and pass it to upper layers
  560. */
  561. memcpy(buff, frame->data, frame_length);
  562. NetReceive(buff, frame_length);
  563. len = frame_length;
  564. } else {
  565. if (bd_status & FEC_RBD_ERR)
  566. printf("error frame: 0x%08lx 0x%08x\n",
  567. (ulong)rbd->data_pointer,
  568. bd_status);
  569. }
  570. /*
  571. * free the current buffer, restart the engine
  572. * and move forward to the next buffer
  573. */
  574. fec_rbd_clean(fec->rbd_index == (FEC_RBD_NUM - 1) ? 1 : 0, rbd);
  575. fec_rx_task_enable(fec);
  576. fec->rbd_index = (fec->rbd_index + 1) % FEC_RBD_NUM;
  577. }
  578. debug("fec_recv: stop\n");
  579. return len;
  580. }
  581. static int fec_probe(bd_t *bd)
  582. {
  583. struct eth_device *edev;
  584. struct fec_priv *fec = &gfec;
  585. unsigned char ethaddr[6];
  586. /* create and fill edev struct */
  587. edev = (struct eth_device *)malloc(sizeof(struct eth_device));
  588. if (!edev) {
  589. puts("fec_mxc: not enough malloc memory\n");
  590. return -ENOMEM;
  591. }
  592. edev->priv = fec;
  593. edev->init = fec_init;
  594. edev->send = fec_send;
  595. edev->recv = fec_recv;
  596. edev->halt = fec_halt;
  597. fec->eth = (struct ethernet_regs *)IMX_FEC_BASE;
  598. fec->bd = bd;
  599. fec->xcv_type = MII100;
  600. /* Reset chip. */
  601. writel(FEC_ECNTRL_RESET, &fec->eth->ecntrl);
  602. while (readl(&fec->eth->ecntrl) & 1)
  603. udelay(10);
  604. /*
  605. * Set interrupt mask register
  606. */
  607. writel(0x00000000, &fec->eth->imask);
  608. /*
  609. * Clear FEC-Lite interrupt event register(IEVENT)
  610. */
  611. writel(0xffffffff, &fec->eth->ievent);
  612. /*
  613. * Set FEC-Lite receive control register(R_CNTRL):
  614. */
  615. /*
  616. * Frame length=1518; MII mode;
  617. */
  618. writel(0x05ee0024, &fec->eth->r_cntrl); /* FIXME 0x05ee0004 */
  619. fec_mii_setspeed(fec);
  620. sprintf(edev->name, "FEC_MXC");
  621. miiphy_register(edev->name, fec_miiphy_read, fec_miiphy_write);
  622. eth_register(edev);
  623. if (fec_get_hwaddr(edev, ethaddr) == 0) {
  624. printf("got MAC address from EEPROM: %pM\n", ethaddr);
  625. memcpy(edev->enetaddr, ethaddr, 6);
  626. fec_set_hwaddr(edev);
  627. }
  628. return 0;
  629. }
  630. int fecmxc_initialize(bd_t *bd)
  631. {
  632. int lout = 1;
  633. debug("eth_init: fec_probe(bd)\n");
  634. lout = fec_probe(bd);
  635. return lout;
  636. }