at91sam9263ek.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351
  1. /*
  2. * (C) Copyright 2007-2008
  3. * Stelian Pop <stelian.pop@leadtechdesign.com>
  4. * Lead Tech Design <www.leadtechdesign.com>
  5. *
  6. * Configuation settings for the AT91SAM9263EK board.
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. #define CONFIG_AT91_LEGACY
  29. /* ARM asynchronous clock */
  30. #define AT91_MAIN_CLOCK 16367660 /* 16.367 MHz crystal */
  31. #define CONFIG_SYS_HZ 1000
  32. #define CONFIG_ARM926EJS 1 /* This is an ARM926EJS Core */
  33. #define CONFIG_AT91SAM9263 1 /* It's an Atmel AT91SAM9263 SoC*/
  34. #define CONFIG_AT91SAM9263EK 1 /* on an AT91SAM9263EK Board */
  35. #define CONFIG_ARCH_CPU_INIT
  36. #undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
  37. #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
  38. #define CONFIG_SETUP_MEMORY_TAGS 1
  39. #define CONFIG_INITRD_TAG 1
  40. #ifndef CONFIG_SYS_USE_BOOT_NORFLASH
  41. #define CONFIG_SKIP_LOWLEVEL_INIT
  42. #define CONFIG_SKIP_RELOCATE_UBOOT
  43. #endif
  44. /*
  45. * Hardware drivers
  46. */
  47. #define CONFIG_ATMEL_USART 1
  48. #undef CONFIG_USART0
  49. #undef CONFIG_USART1
  50. #undef CONFIG_USART2
  51. #define CONFIG_USART3 1 /* USART 3 is DBGU */
  52. /* LCD */
  53. #define CONFIG_LCD 1
  54. #define LCD_BPP LCD_COLOR8
  55. #define CONFIG_LCD_LOGO 1
  56. #undef LCD_TEST_PATTERN
  57. #define CONFIG_LCD_INFO 1
  58. #define CONFIG_LCD_INFO_BELOW_LOGO 1
  59. #define CONFIG_SYS_WHITE_ON_BLACK 1
  60. #define CONFIG_ATMEL_LCD 1
  61. #define CONFIG_ATMEL_LCD_BGR555 1
  62. #define CONFIG_SYS_CONSOLE_IS_IN_ENV 1
  63. /* LED */
  64. #define CONFIG_AT91_LED
  65. #define CONFIG_RED_LED AT91_PIN_PB7 /* this is the power led */
  66. #define CONFIG_GREEN_LED AT91_PIN_PB8 /* this is the user1 led */
  67. #define CONFIG_YELLOW_LED AT91_PIN_PC29 /* this is the user2 led */
  68. #define CONFIG_BOOTDELAY 3
  69. /*
  70. * BOOTP options
  71. */
  72. #define CONFIG_BOOTP_BOOTFILESIZE 1
  73. #define CONFIG_BOOTP_BOOTPATH 1
  74. #define CONFIG_BOOTP_GATEWAY 1
  75. #define CONFIG_BOOTP_HOSTNAME 1
  76. /*
  77. * Command line configuration.
  78. */
  79. #include <config_cmd_default.h>
  80. #undef CONFIG_CMD_BDI
  81. #undef CONFIG_CMD_FPGA
  82. #undef CONFIG_CMD_IMI
  83. #undef CONFIG_CMD_IMLS
  84. #undef CONFIG_CMD_LOADS
  85. #undef CONFIG_CMD_SOURCE
  86. #define CONFIG_CMD_PING 1
  87. #define CONFIG_CMD_DHCP 1
  88. #define CONFIG_CMD_NAND 1
  89. #define CONFIG_CMD_USB 1
  90. /* SDRAM */
  91. #define CONFIG_NR_DRAM_BANKS 1
  92. #define PHYS_SDRAM 0x20000000
  93. #define PHYS_SDRAM_SIZE 0x04000000 /* 64 megs */
  94. /* DataFlash */
  95. #define CONFIG_ATMEL_DATAFLASH_SPI
  96. #define CONFIG_HAS_DATAFLASH 1
  97. #define CONFIG_SYS_SPI_WRITE_TOUT (5*CONFIG_SYS_HZ)
  98. #define CONFIG_SYS_MAX_DATAFLASH_BANKS 1
  99. #define CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 0xC0000000 /* CS0 */
  100. #define AT91_SPI_CLK 15000000
  101. #define DATAFLASH_TCSS (0x1a << 16)
  102. #define DATAFLASH_TCHS (0x1 << 24)
  103. /* NOR flash, if populated */
  104. #ifdef CONFIG_SYS_USE_NORFLASH
  105. #define CONFIG_SYS_FLASH_CFI 1
  106. #define CONFIG_FLASH_CFI_DRIVER 1
  107. #define PHYS_FLASH_1 0x10000000
  108. #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
  109. #define CONFIG_SYS_MAX_FLASH_SECT 256
  110. #define CONFIG_SYS_MAX_FLASH_BANKS 1
  111. #define CONFIG_SYS_MONITOR_SEC 1:0-3
  112. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  113. #define CONFIG_SYS_MONITOR_LEN (256 << 10)
  114. #define CONFIG_ENV_IS_IN_FLASH 1
  115. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x007FE000)
  116. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR - CONFIG_ENV_SIZE)
  117. /* Address and size of Primary Environment Sector */
  118. #define CONFIG_ENV_SIZE 0x2000
  119. #define xstr(s) str(s)
  120. #define str(s) #s
  121. #define CONFIG_EXTRA_ENV_SETTINGS \
  122. "monitor_base=" xstr(CONFIG_SYS_MONITOR_BASE) "\0" \
  123. "update=" \
  124. "protect off ${monitor_base} +${filesize};" \
  125. "erase ${monitor_base} +${filesize};" \
  126. "cp.b ${load_addr} ${monitor_base} ${filesize};" \
  127. "protect on ${monitor_base} +${filesize}\0"
  128. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  129. #define MASTER_PLL_MUL 171
  130. #define MASTER_PLL_DIV 14
  131. /* clocks */
  132. #define CONFIG_SYS_MOR_VAL \
  133. (AT91_PMC_MOSCEN | \
  134. (255 << 8)) /* Main Oscillator Start-up Time */
  135. #define CONFIG_SYS_PLLAR_VAL \
  136. (AT91_PMC_PLLA_WR_ERRATA | /* Bit 29 must be 1 when prog */ \
  137. AT91_PMC_OUT | \
  138. AT91_PMC_PLLCOUNT | /* PLL Counter */ \
  139. (2 << 28) | /* PLL Clock Frequency Range */ \
  140. ((MASTER_PLL_MUL - 1) << 16) | (MASTER_PLL_DIV))
  141. /* PCK/2 = MCK Master Clock from PLLA */
  142. #define CONFIG_SYS_MCKR1_VAL \
  143. (AT91_PMC_CSS_SLOW | \
  144. AT91_PMC_PRES_1 | \
  145. AT91SAM9_PMC_MDIV_2 | \
  146. AT91_PMC_PDIV_1)
  147. /* PCK/2 = MCK Master Clock from PLLA */
  148. #define CONFIG_SYS_MCKR2_VAL \
  149. (AT91_PMC_CSS_PLLA | \
  150. AT91_PMC_PRES_1 | \
  151. AT91SAM9_PMC_MDIV_2 | \
  152. AT91_PMC_PDIV_1)
  153. /* define PDC[31:16] as DATA[31:16] */
  154. #define CONFIG_SYS_PIOD_PDR_VAL1 0xFFFF0000
  155. /* no pull-up for D[31:16] */
  156. #define CONFIG_SYS_PIOD_PPUDR_VAL 0xFFFF0000
  157. /* EBI0_CSA, CS1 SDRAM, CS3 NAND Flash, 3.3V memories */
  158. #define CONFIG_SYS_MATRIX_EBI0CSA_VAL \
  159. (AT91_MATRIX_EBI0_DBPUC | AT91_MATRIX_EBI0_VDDIOMSEL_3_3V | \
  160. AT91_MATRIX_EBI0_CS1A_SDRAMC)
  161. /* SDRAM */
  162. /* SDRAMC_MR Mode register */
  163. #define CONFIG_SYS_SDRC_MR_VAL1 0
  164. /* SDRAMC_TR - Refresh Timer register */
  165. #define CONFIG_SYS_SDRC_TR_VAL1 0x13C
  166. /* SDRAMC_CR - Configuration register*/
  167. #define CONFIG_SYS_SDRC_CR_VAL \
  168. (AT91_SDRAMC_NC_9 | \
  169. AT91_SDRAMC_NR_13 | \
  170. AT91_SDRAMC_NB_4 | \
  171. AT91_SDRAMC_CAS_3 | \
  172. AT91_SDRAMC_DBW_32 | \
  173. (1 << 8) | /* Write Recovery Delay */ \
  174. (7 << 12) | /* Row Cycle Delay */ \
  175. (2 << 16) | /* Row Precharge Delay */ \
  176. (2 << 20) | /* Row to Column Delay */ \
  177. (5 << 24) | /* Active to Precharge Delay */ \
  178. (1 << 28)) /* Exit Self Refresh to Active Delay */
  179. /* Memory Device Register -> SDRAM */
  180. #define CONFIG_SYS_SDRC_MDR_VAL AT91_SDRAMC_MD_SDRAM
  181. #define CONFIG_SYS_SDRC_MR_VAL2 AT91_SDRAMC_MODE_PRECHARGE
  182. #define CONFIG_SYS_SDRAM_VAL1 0 /* SDRAM_BASE */
  183. #define CONFIG_SYS_SDRC_MR_VAL3 AT91_SDRAMC_MODE_REFRESH
  184. #define CONFIG_SYS_SDRAM_VAL2 0 /* SDRAM_BASE */
  185. #define CONFIG_SYS_SDRAM_VAL3 0 /* SDRAM_BASE */
  186. #define CONFIG_SYS_SDRAM_VAL4 0 /* SDRAM_BASE */
  187. #define CONFIG_SYS_SDRAM_VAL5 0 /* SDRAM_BASE */
  188. #define CONFIG_SYS_SDRAM_VAL6 0 /* SDRAM_BASE */
  189. #define CONFIG_SYS_SDRAM_VAL7 0 /* SDRAM_BASE */
  190. #define CONFIG_SYS_SDRAM_VAL8 0 /* SDRAM_BASE */
  191. #define CONFIG_SYS_SDRAM_VAL9 0 /* SDRAM_BASE */
  192. #define CONFIG_SYS_SDRC_MR_VAL4 AT91_SDRAMC_MODE_LMR
  193. #define CONFIG_SYS_SDRAM_VAL10 0 /* SDRAM_BASE */
  194. #define CONFIG_SYS_SDRC_MR_VAL5 AT91_SDRAMC_MODE_NORMAL
  195. #define CONFIG_SYS_SDRAM_VAL11 0 /* SDRAM_BASE */
  196. #define CONFIG_SYS_SDRC_TR_VAL2 1200 /* SDRAM_TR */
  197. #define CONFIG_SYS_SDRAM_VAL12 0 /* SDRAM_BASE */
  198. /* setup SMC0, CS0 (NOR Flash) - 16-bit, 15 WS */
  199. #define CONFIG_SYS_SMC0_SETUP0_VAL \
  200. (AT91_SMC_NWESETUP_(10) | AT91_SMC_NCS_WRSETUP_(10) | \
  201. AT91_SMC_NRDSETUP_(10) | AT91_SMC_NCS_RDSETUP_(10))
  202. #define CONFIG_SYS_SMC0_PULSE0_VAL \
  203. (AT91_SMC_NWEPULSE_(11) | AT91_SMC_NCS_WRPULSE_(11) | \
  204. AT91_SMC_NRDPULSE_(11) | AT91_SMC_NCS_RDPULSE_(11))
  205. #define CONFIG_SYS_SMC0_CYCLE0_VAL \
  206. (AT91_SMC_NWECYCLE_(22) | AT91_SMC_NRDCYCLE_(22))
  207. #define CONFIG_SYS_SMC0_MODE0_VAL \
  208. (AT91_SMC_READMODE | AT91_SMC_WRITEMODE | \
  209. AT91_SMC_DBW_16 | \
  210. AT91_SMC_TDFMODE | \
  211. AT91_SMC_TDF_(6))
  212. /* user reset enable */
  213. #define CONFIG_SYS_RSTC_RMR_VAL \
  214. (AT91_RSTC_KEY | \
  215. AT91_RSTC_PROCRST | \
  216. AT91_RSTC_RSTTYP_WAKEUP | \
  217. AT91_RSTC_RSTTYP_WATCHDOG)
  218. /* Disable Watchdog */
  219. #define CONFIG_SYS_WDTC_WDMR_VAL \
  220. (AT91_WDT_WDIDLEHLT | AT91_WDT_WDDBGHLT | \
  221. AT91_WDT_WDV | \
  222. AT91_WDT_WDDIS | \
  223. AT91_WDT_WDD)
  224. #endif
  225. #else
  226. #define CONFIG_SYS_NO_FLASH 1
  227. #endif
  228. /* NAND flash */
  229. #ifdef CONFIG_CMD_NAND
  230. #define CONFIG_NAND_ATMEL
  231. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  232. #define CONFIG_SYS_NAND_BASE 0x40000000
  233. #define CONFIG_SYS_NAND_DBW_8 1
  234. /* our ALE is AD21 */
  235. #define CONFIG_SYS_NAND_MASK_ALE (1 << 21)
  236. /* our CLE is AD22 */
  237. #define CONFIG_SYS_NAND_MASK_CLE (1 << 22)
  238. #define CONFIG_SYS_NAND_ENABLE_PIN AT91_PIN_PD15
  239. #define CONFIG_SYS_NAND_READY_PIN AT91_PIN_PA22
  240. #endif
  241. /* Ethernet */
  242. #define CONFIG_MACB 1
  243. #define CONFIG_RMII 1
  244. #define CONFIG_NET_MULTI 1
  245. #define CONFIG_NET_RETRY_COUNT 20
  246. #define CONFIG_RESET_PHY_R 1
  247. /* USB */
  248. #define CONFIG_USB_ATMEL
  249. #define CONFIG_USB_OHCI_NEW 1
  250. #define CONFIG_DOS_PARTITION 1
  251. #define CONFIG_SYS_USB_OHCI_CPU_INIT 1
  252. #define CONFIG_SYS_USB_OHCI_REGS_BASE 0x00a00000 /* AT91SAM9263_UHP_BASE */
  253. #define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91sam9263"
  254. #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 2
  255. #define CONFIG_USB_STORAGE 1
  256. #define CONFIG_CMD_FAT 1
  257. #define CONFIG_SYS_LOAD_ADDR 0x22000000 /* load address */
  258. #define CONFIG_SYS_MEMTEST_START PHYS_SDRAM
  259. #define CONFIG_SYS_MEMTEST_END 0x23e00000
  260. #ifdef CONFIG_SYS_USE_DATAFLASH
  261. /* bootstrap + u-boot + env + linux in dataflash on CS0 */
  262. #define CONFIG_ENV_IS_IN_DATAFLASH 1
  263. #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 + 0x8400)
  264. #define CONFIG_ENV_OFFSET 0x4200
  265. #define CONFIG_ENV_ADDR (CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 + CONFIG_ENV_OFFSET)
  266. #define CONFIG_ENV_SIZE 0x4200
  267. #define CONFIG_BOOTCOMMAND "cp.b 0xC0042000 0x22000000 0x210000; bootm"
  268. #define CONFIG_BOOTARGS "console=ttyS0,115200 " \
  269. "root=/dev/mtdblock0 " \
  270. "mtdparts=atmel_nand:-(root) "\
  271. "rw rootfstype=jffs2"
  272. #elif CONFIG_SYS_USE_NANDFLASH
  273. /* bootstrap + u-boot + env + linux in nandflash */
  274. #define CONFIG_ENV_IS_IN_NAND 1
  275. #define CONFIG_ENV_OFFSET 0x60000
  276. #define CONFIG_ENV_OFFSET_REDUND 0x80000
  277. #define CONFIG_ENV_SIZE 0x20000 /* 1 sector = 128 kB */
  278. #define CONFIG_BOOTCOMMAND "nand read 0x22000000 0xA0000 0x200000; bootm"
  279. #define CONFIG_BOOTARGS "console=ttyS0,115200 " \
  280. "root=/dev/mtdblock5 " \
  281. "mtdparts=atmel_nand:128k(bootstrap)ro,256k(uboot)ro,128k(env1)ro,128k(env2)ro,2M(linux),-(root) " \
  282. "rw rootfstype=jffs2"
  283. #endif
  284. #define CONFIG_BAUDRATE 115200
  285. #define CONFIG_SYS_BAUDRATE_TABLE {115200 , 19200, 38400, 57600, 9600 }
  286. #define CONFIG_SYS_PROMPT "U-Boot> "
  287. #define CONFIG_SYS_CBSIZE 256
  288. #define CONFIG_SYS_MAXARGS 16
  289. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
  290. #define CONFIG_SYS_LONGHELP 1
  291. #define CONFIG_CMDLINE_EDITING 1
  292. #define CONFIG_AUTO_COMPLETE
  293. #define CONFIG_SYS_HUSH_PARSER
  294. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  295. /*
  296. * Size of malloc() pool
  297. */
  298. #define CONFIG_SYS_MALLOC_LEN ROUND(3 * CONFIG_ENV_SIZE + 128*1024, 0x1000)
  299. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* 128 bytes for initial data */
  300. #define CONFIG_STACKSIZE (32*1024) /* regular stack */
  301. #ifdef CONFIG_USE_IRQ
  302. #error CONFIG_USE_IRQ not supported
  303. #endif
  304. #endif