uec.c 32 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301
  1. /*
  2. * Copyright (C) 2006 Freescale Semiconductor, Inc.
  3. *
  4. * Dave Liu <daveliu@freescale.com>
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License as
  8. * published by the Free Software Foundation; either version 2 of
  9. * the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  19. * MA 02111-1307 USA
  20. */
  21. #include "common.h"
  22. #include "net.h"
  23. #include "malloc.h"
  24. #include "asm/errno.h"
  25. #include "asm/io.h"
  26. #include "asm/immap_qe.h"
  27. #include "qe.h"
  28. #include "uccf.h"
  29. #include "uec.h"
  30. #include "uec_phy.h"
  31. #if defined(CONFIG_QE)
  32. #ifdef CONFIG_UEC_ETH1
  33. static uec_info_t eth1_uec_info = {
  34. .uf_info = {
  35. .ucc_num = CFG_UEC1_UCC_NUM,
  36. .rx_clock = CFG_UEC1_RX_CLK,
  37. .tx_clock = CFG_UEC1_TX_CLK,
  38. .eth_type = CFG_UEC1_ETH_TYPE,
  39. },
  40. .num_threads_tx = UEC_NUM_OF_THREADS_4,
  41. .num_threads_rx = UEC_NUM_OF_THREADS_4,
  42. .riscTx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  43. .riscRx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  44. .tx_bd_ring_len = 16,
  45. .rx_bd_ring_len = 16,
  46. .phy_address = CFG_UEC1_PHY_ADDR,
  47. .enet_interface = CFG_UEC1_INTERFACE_MODE,
  48. };
  49. #endif
  50. #ifdef CONFIG_UEC_ETH2
  51. static uec_info_t eth2_uec_info = {
  52. .uf_info = {
  53. .ucc_num = CFG_UEC2_UCC_NUM,
  54. .rx_clock = CFG_UEC2_RX_CLK,
  55. .tx_clock = CFG_UEC2_TX_CLK,
  56. .eth_type = CFG_UEC2_ETH_TYPE,
  57. },
  58. .num_threads_tx = UEC_NUM_OF_THREADS_4,
  59. .num_threads_rx = UEC_NUM_OF_THREADS_4,
  60. .riscTx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  61. .riscRx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  62. .tx_bd_ring_len = 16,
  63. .rx_bd_ring_len = 16,
  64. .phy_address = CFG_UEC2_PHY_ADDR,
  65. .enet_interface = CFG_UEC2_INTERFACE_MODE,
  66. };
  67. #endif
  68. #ifdef CONFIG_UEC_ETH3
  69. static uec_info_t eth3_uec_info = {
  70. .uf_info = {
  71. .ucc_num = CFG_UEC3_UCC_NUM,
  72. .rx_clock = CFG_UEC3_RX_CLK,
  73. .tx_clock = CFG_UEC3_TX_CLK,
  74. .eth_type = CFG_UEC3_ETH_TYPE,
  75. },
  76. .num_threads_tx = UEC_NUM_OF_THREADS_4,
  77. .num_threads_rx = UEC_NUM_OF_THREADS_4,
  78. .riscTx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  79. .riscRx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  80. .tx_bd_ring_len = 16,
  81. .rx_bd_ring_len = 16,
  82. .phy_address = CFG_UEC3_PHY_ADDR,
  83. .enet_interface = CFG_UEC3_INTERFACE_MODE,
  84. };
  85. #endif
  86. static int uec_mac_enable(uec_private_t *uec, comm_dir_e mode)
  87. {
  88. uec_t *uec_regs;
  89. u32 maccfg1;
  90. if (!uec) {
  91. printf("%s: uec not initial\n", __FUNCTION__);
  92. return -EINVAL;
  93. }
  94. uec_regs = uec->uec_regs;
  95. maccfg1 = in_be32(&uec_regs->maccfg1);
  96. if (mode & COMM_DIR_TX) {
  97. maccfg1 |= MACCFG1_ENABLE_TX;
  98. out_be32(&uec_regs->maccfg1, maccfg1);
  99. uec->mac_tx_enabled = 1;
  100. }
  101. if (mode & COMM_DIR_RX) {
  102. maccfg1 |= MACCFG1_ENABLE_RX;
  103. out_be32(&uec_regs->maccfg1, maccfg1);
  104. uec->mac_rx_enabled = 1;
  105. }
  106. return 0;
  107. }
  108. static int uec_mac_disable(uec_private_t *uec, comm_dir_e mode)
  109. {
  110. uec_t *uec_regs;
  111. u32 maccfg1;
  112. if (!uec) {
  113. printf("%s: uec not initial\n", __FUNCTION__);
  114. return -EINVAL;
  115. }
  116. uec_regs = uec->uec_regs;
  117. maccfg1 = in_be32(&uec_regs->maccfg1);
  118. if (mode & COMM_DIR_TX) {
  119. maccfg1 &= ~MACCFG1_ENABLE_TX;
  120. out_be32(&uec_regs->maccfg1, maccfg1);
  121. uec->mac_tx_enabled = 0;
  122. }
  123. if (mode & COMM_DIR_RX) {
  124. maccfg1 &= ~MACCFG1_ENABLE_RX;
  125. out_be32(&uec_regs->maccfg1, maccfg1);
  126. uec->mac_rx_enabled = 0;
  127. }
  128. return 0;
  129. }
  130. static int uec_graceful_stop_tx(uec_private_t *uec)
  131. {
  132. ucc_fast_t *uf_regs;
  133. u32 cecr_subblock;
  134. u32 ucce;
  135. if (!uec || !uec->uccf) {
  136. printf("%s: No handle passed.\n", __FUNCTION__);
  137. return -EINVAL;
  138. }
  139. uf_regs = uec->uccf->uf_regs;
  140. /* Clear the grace stop event */
  141. out_be32(&uf_regs->ucce, UCCE_GRA);
  142. /* Issue host command */
  143. cecr_subblock =
  144. ucc_fast_get_qe_cr_subblock(uec->uec_info->uf_info.ucc_num);
  145. qe_issue_cmd(QE_GRACEFUL_STOP_TX, cecr_subblock,
  146. (u8)QE_CR_PROTOCOL_ETHERNET, 0);
  147. /* Wait for command to complete */
  148. do {
  149. ucce = in_be32(&uf_regs->ucce);
  150. } while (! (ucce & UCCE_GRA));
  151. uec->grace_stopped_tx = 1;
  152. return 0;
  153. }
  154. static int uec_graceful_stop_rx(uec_private_t *uec)
  155. {
  156. u32 cecr_subblock;
  157. u8 ack;
  158. if (!uec) {
  159. printf("%s: No handle passed.\n", __FUNCTION__);
  160. return -EINVAL;
  161. }
  162. if (!uec->p_rx_glbl_pram) {
  163. printf("%s: No init rx global parameter\n", __FUNCTION__);
  164. return -EINVAL;
  165. }
  166. /* Clear acknowledge bit */
  167. ack = uec->p_rx_glbl_pram->rxgstpack;
  168. ack &= ~GRACEFUL_STOP_ACKNOWLEDGE_RX;
  169. uec->p_rx_glbl_pram->rxgstpack = ack;
  170. /* Keep issuing cmd and checking ack bit until it is asserted */
  171. do {
  172. /* Issue host command */
  173. cecr_subblock =
  174. ucc_fast_get_qe_cr_subblock(uec->uec_info->uf_info.ucc_num);
  175. qe_issue_cmd(QE_GRACEFUL_STOP_RX, cecr_subblock,
  176. (u8)QE_CR_PROTOCOL_ETHERNET, 0);
  177. ack = uec->p_rx_glbl_pram->rxgstpack;
  178. } while (! (ack & GRACEFUL_STOP_ACKNOWLEDGE_RX ));
  179. uec->grace_stopped_rx = 1;
  180. return 0;
  181. }
  182. static int uec_restart_tx(uec_private_t *uec)
  183. {
  184. u32 cecr_subblock;
  185. if (!uec || !uec->uec_info) {
  186. printf("%s: No handle passed.\n", __FUNCTION__);
  187. return -EINVAL;
  188. }
  189. cecr_subblock =
  190. ucc_fast_get_qe_cr_subblock(uec->uec_info->uf_info.ucc_num);
  191. qe_issue_cmd(QE_RESTART_TX, cecr_subblock,
  192. (u8)QE_CR_PROTOCOL_ETHERNET, 0);
  193. uec->grace_stopped_tx = 0;
  194. return 0;
  195. }
  196. static int uec_restart_rx(uec_private_t *uec)
  197. {
  198. u32 cecr_subblock;
  199. if (!uec || !uec->uec_info) {
  200. printf("%s: No handle passed.\n", __FUNCTION__);
  201. return -EINVAL;
  202. }
  203. cecr_subblock =
  204. ucc_fast_get_qe_cr_subblock(uec->uec_info->uf_info.ucc_num);
  205. qe_issue_cmd(QE_RESTART_RX, cecr_subblock,
  206. (u8)QE_CR_PROTOCOL_ETHERNET, 0);
  207. uec->grace_stopped_rx = 0;
  208. return 0;
  209. }
  210. static int uec_open(uec_private_t *uec, comm_dir_e mode)
  211. {
  212. ucc_fast_private_t *uccf;
  213. if (!uec || !uec->uccf) {
  214. printf("%s: No handle passed.\n", __FUNCTION__);
  215. return -EINVAL;
  216. }
  217. uccf = uec->uccf;
  218. /* check if the UCC number is in range. */
  219. if (uec->uec_info->uf_info.ucc_num >= UCC_MAX_NUM) {
  220. printf("%s: ucc_num out of range.\n", __FUNCTION__);
  221. return -EINVAL;
  222. }
  223. /* Enable MAC */
  224. uec_mac_enable(uec, mode);
  225. /* Enable UCC fast */
  226. ucc_fast_enable(uccf, mode);
  227. /* RISC microcode start */
  228. if ((mode & COMM_DIR_TX) && uec->grace_stopped_tx) {
  229. uec_restart_tx(uec);
  230. }
  231. if ((mode & COMM_DIR_RX) && uec->grace_stopped_rx) {
  232. uec_restart_rx(uec);
  233. }
  234. return 0;
  235. }
  236. static int uec_stop(uec_private_t *uec, comm_dir_e mode)
  237. {
  238. ucc_fast_private_t *uccf;
  239. if (!uec || !uec->uccf) {
  240. printf("%s: No handle passed.\n", __FUNCTION__);
  241. return -EINVAL;
  242. }
  243. uccf = uec->uccf;
  244. /* check if the UCC number is in range. */
  245. if (uec->uec_info->uf_info.ucc_num >= UCC_MAX_NUM) {
  246. printf("%s: ucc_num out of range.\n", __FUNCTION__);
  247. return -EINVAL;
  248. }
  249. /* Stop any transmissions */
  250. if ((mode & COMM_DIR_TX) && !uec->grace_stopped_tx) {
  251. uec_graceful_stop_tx(uec);
  252. }
  253. /* Stop any receptions */
  254. if ((mode & COMM_DIR_RX) && !uec->grace_stopped_rx) {
  255. uec_graceful_stop_rx(uec);
  256. }
  257. /* Disable the UCC fast */
  258. ucc_fast_disable(uec->uccf, mode);
  259. /* Disable the MAC */
  260. uec_mac_disable(uec, mode);
  261. return 0;
  262. }
  263. static int uec_set_mac_duplex(uec_private_t *uec, int duplex)
  264. {
  265. uec_t *uec_regs;
  266. u32 maccfg2;
  267. if (!uec) {
  268. printf("%s: uec not initial\n", __FUNCTION__);
  269. return -EINVAL;
  270. }
  271. uec_regs = uec->uec_regs;
  272. if (duplex == DUPLEX_HALF) {
  273. maccfg2 = in_be32(&uec_regs->maccfg2);
  274. maccfg2 &= ~MACCFG2_FDX;
  275. out_be32(&uec_regs->maccfg2, maccfg2);
  276. }
  277. if (duplex == DUPLEX_FULL) {
  278. maccfg2 = in_be32(&uec_regs->maccfg2);
  279. maccfg2 |= MACCFG2_FDX;
  280. out_be32(&uec_regs->maccfg2, maccfg2);
  281. }
  282. return 0;
  283. }
  284. static int uec_set_mac_if_mode(uec_private_t *uec, enet_interface_e if_mode)
  285. {
  286. enet_interface_e enet_if_mode;
  287. uec_info_t *uec_info;
  288. uec_t *uec_regs;
  289. u32 upsmr;
  290. u32 maccfg2;
  291. if (!uec) {
  292. printf("%s: uec not initial\n", __FUNCTION__);
  293. return -EINVAL;
  294. }
  295. uec_info = uec->uec_info;
  296. uec_regs = uec->uec_regs;
  297. enet_if_mode = if_mode;
  298. maccfg2 = in_be32(&uec_regs->maccfg2);
  299. maccfg2 &= ~MACCFG2_INTERFACE_MODE_MASK;
  300. upsmr = in_be32(&uec->uccf->uf_regs->upsmr);
  301. upsmr &= ~(UPSMR_RPM | UPSMR_TBIM | UPSMR_R10M | UPSMR_RMM);
  302. switch (enet_if_mode) {
  303. case ENET_100_MII:
  304. case ENET_10_MII:
  305. maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE;
  306. break;
  307. case ENET_1000_GMII:
  308. maccfg2 |= MACCFG2_INTERFACE_MODE_BYTE;
  309. break;
  310. case ENET_1000_TBI:
  311. maccfg2 |= MACCFG2_INTERFACE_MODE_BYTE;
  312. upsmr |= UPSMR_TBIM;
  313. break;
  314. case ENET_1000_RTBI:
  315. maccfg2 |= MACCFG2_INTERFACE_MODE_BYTE;
  316. upsmr |= (UPSMR_RPM | UPSMR_TBIM);
  317. break;
  318. case ENET_1000_RGMII:
  319. maccfg2 |= MACCFG2_INTERFACE_MODE_BYTE;
  320. upsmr |= UPSMR_RPM;
  321. break;
  322. case ENET_100_RGMII:
  323. maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE;
  324. upsmr |= UPSMR_RPM;
  325. break;
  326. case ENET_10_RGMII:
  327. maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE;
  328. upsmr |= (UPSMR_RPM | UPSMR_R10M);
  329. break;
  330. case ENET_100_RMII:
  331. maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE;
  332. upsmr |= UPSMR_RMM;
  333. break;
  334. case ENET_10_RMII:
  335. maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE;
  336. upsmr |= (UPSMR_R10M | UPSMR_RMM);
  337. break;
  338. default:
  339. return -EINVAL;
  340. break;
  341. }
  342. out_be32(&uec_regs->maccfg2, maccfg2);
  343. out_be32(&uec->uccf->uf_regs->upsmr, upsmr);
  344. return 0;
  345. }
  346. static int init_mii_management_configuration(uec_mii_t *uec_mii_regs)
  347. {
  348. uint timeout = 0x1000;
  349. u32 miimcfg = 0;
  350. miimcfg = in_be32(&uec_mii_regs->miimcfg);
  351. miimcfg |= MIIMCFG_MNGMNT_CLC_DIV_INIT_VALUE;
  352. out_be32(&uec_mii_regs->miimcfg, miimcfg);
  353. /* Wait until the bus is free */
  354. while ((in_be32(&uec_mii_regs->miimcfg) & MIIMIND_BUSY) && timeout--);
  355. if (timeout <= 0) {
  356. printf("%s: The MII Bus is stuck!", __FUNCTION__);
  357. return -ETIMEDOUT;
  358. }
  359. return 0;
  360. }
  361. static int init_phy(struct eth_device *dev)
  362. {
  363. uec_private_t *uec;
  364. uec_mii_t *umii_regs;
  365. struct uec_mii_info *mii_info;
  366. struct phy_info *curphy;
  367. int err;
  368. uec = (uec_private_t *)dev->priv;
  369. umii_regs = uec->uec_mii_regs;
  370. uec->oldlink = 0;
  371. uec->oldspeed = 0;
  372. uec->oldduplex = -1;
  373. mii_info = malloc(sizeof(*mii_info));
  374. if (!mii_info) {
  375. printf("%s: Could not allocate mii_info", dev->name);
  376. return -ENOMEM;
  377. }
  378. memset(mii_info, 0, sizeof(*mii_info));
  379. if (uec->uec_info->uf_info.eth_type == GIGA_ETH) {
  380. mii_info->speed = SPEED_1000;
  381. } else {
  382. mii_info->speed = SPEED_100;
  383. }
  384. mii_info->duplex = DUPLEX_FULL;
  385. mii_info->pause = 0;
  386. mii_info->link = 1;
  387. mii_info->advertising = (ADVERTISED_10baseT_Half |
  388. ADVERTISED_10baseT_Full |
  389. ADVERTISED_100baseT_Half |
  390. ADVERTISED_100baseT_Full |
  391. ADVERTISED_1000baseT_Full);
  392. mii_info->autoneg = 1;
  393. mii_info->mii_id = uec->uec_info->phy_address;
  394. mii_info->dev = dev;
  395. mii_info->mdio_read = &uec_read_phy_reg;
  396. mii_info->mdio_write = &uec_write_phy_reg;
  397. uec->mii_info = mii_info;
  398. if (init_mii_management_configuration(umii_regs)) {
  399. printf("%s: The MII Bus is stuck!", dev->name);
  400. err = -1;
  401. goto bus_fail;
  402. }
  403. /* get info for this PHY */
  404. curphy = uec_get_phy_info(uec->mii_info);
  405. if (!curphy) {
  406. printf("%s: No PHY found", dev->name);
  407. err = -1;
  408. goto no_phy;
  409. }
  410. mii_info->phyinfo = curphy;
  411. /* Run the commands which initialize the PHY */
  412. if (curphy->init) {
  413. err = curphy->init(uec->mii_info);
  414. if (err)
  415. goto phy_init_fail;
  416. }
  417. return 0;
  418. phy_init_fail:
  419. no_phy:
  420. bus_fail:
  421. free(mii_info);
  422. return err;
  423. }
  424. static void adjust_link(struct eth_device *dev)
  425. {
  426. uec_private_t *uec = (uec_private_t *)dev->priv;
  427. uec_t *uec_regs;
  428. struct uec_mii_info *mii_info = uec->mii_info;
  429. extern void change_phy_interface_mode(struct eth_device *dev,
  430. enet_interface_e mode);
  431. uec_regs = uec->uec_regs;
  432. if (mii_info->link) {
  433. /* Now we make sure that we can be in full duplex mode.
  434. * If not, we operate in half-duplex mode. */
  435. if (mii_info->duplex != uec->oldduplex) {
  436. if (!(mii_info->duplex)) {
  437. uec_set_mac_duplex(uec, DUPLEX_HALF);
  438. printf("%s: Half Duplex\n", dev->name);
  439. } else {
  440. uec_set_mac_duplex(uec, DUPLEX_FULL);
  441. printf("%s: Full Duplex\n", dev->name);
  442. }
  443. uec->oldduplex = mii_info->duplex;
  444. }
  445. if (mii_info->speed != uec->oldspeed) {
  446. if (uec->uec_info->uf_info.eth_type == GIGA_ETH) {
  447. switch (mii_info->speed) {
  448. case 1000:
  449. break;
  450. case 100:
  451. printf ("switching to rgmii 100\n");
  452. /* change phy to rgmii 100 */
  453. change_phy_interface_mode(dev,
  454. ENET_100_RGMII);
  455. /* change the MAC interface mode */
  456. uec_set_mac_if_mode(uec,ENET_100_RGMII);
  457. break;
  458. case 10:
  459. printf ("switching to rgmii 10\n");
  460. /* change phy to rgmii 10 */
  461. change_phy_interface_mode(dev,
  462. ENET_10_RGMII);
  463. /* change the MAC interface mode */
  464. uec_set_mac_if_mode(uec,ENET_10_RGMII);
  465. break;
  466. default:
  467. printf("%s: Ack,Speed(%d)is illegal\n",
  468. dev->name, mii_info->speed);
  469. break;
  470. }
  471. }
  472. printf("%s: Speed %dBT\n", dev->name, mii_info->speed);
  473. uec->oldspeed = mii_info->speed;
  474. }
  475. if (!uec->oldlink) {
  476. printf("%s: Link is up\n", dev->name);
  477. uec->oldlink = 1;
  478. }
  479. } else { /* if (mii_info->link) */
  480. if (uec->oldlink) {
  481. printf("%s: Link is down\n", dev->name);
  482. uec->oldlink = 0;
  483. uec->oldspeed = 0;
  484. uec->oldduplex = -1;
  485. }
  486. }
  487. }
  488. static void phy_change(struct eth_device *dev)
  489. {
  490. uec_private_t *uec = (uec_private_t *)dev->priv;
  491. uec_t *uec_regs;
  492. int result = 0;
  493. uec_regs = uec->uec_regs;
  494. /* Delay 5s to give the PHY a chance to change the register state */
  495. udelay(5000000);
  496. /* Update the link, speed, duplex */
  497. result = uec->mii_info->phyinfo->read_status(uec->mii_info);
  498. /* Adjust the interface according to speed */
  499. if ((0 == result) || (uec->mii_info->link == 0)) {
  500. adjust_link(dev);
  501. }
  502. }
  503. static int uec_set_mac_address(uec_private_t *uec, u8 *mac_addr)
  504. {
  505. uec_t *uec_regs;
  506. u32 mac_addr1;
  507. u32 mac_addr2;
  508. if (!uec) {
  509. printf("%s: uec not initial\n", __FUNCTION__);
  510. return -EINVAL;
  511. }
  512. uec_regs = uec->uec_regs;
  513. /* if a station address of 0x12345678ABCD, perform a write to
  514. MACSTNADDR1 of 0xCDAB7856,
  515. MACSTNADDR2 of 0x34120000 */
  516. mac_addr1 = (mac_addr[5] << 24) | (mac_addr[4] << 16) | \
  517. (mac_addr[3] << 8) | (mac_addr[2]);
  518. out_be32(&uec_regs->macstnaddr1, mac_addr1);
  519. mac_addr2 = ((mac_addr[1] << 24) | (mac_addr[0] << 16)) & 0xffff0000;
  520. out_be32(&uec_regs->macstnaddr2, mac_addr2);
  521. return 0;
  522. }
  523. static int uec_convert_threads_num(uec_num_of_threads_e threads_num,
  524. int *threads_num_ret)
  525. {
  526. int num_threads_numerica;
  527. switch (threads_num) {
  528. case UEC_NUM_OF_THREADS_1:
  529. num_threads_numerica = 1;
  530. break;
  531. case UEC_NUM_OF_THREADS_2:
  532. num_threads_numerica = 2;
  533. break;
  534. case UEC_NUM_OF_THREADS_4:
  535. num_threads_numerica = 4;
  536. break;
  537. case UEC_NUM_OF_THREADS_6:
  538. num_threads_numerica = 6;
  539. break;
  540. case UEC_NUM_OF_THREADS_8:
  541. num_threads_numerica = 8;
  542. break;
  543. default:
  544. printf("%s: Bad number of threads value.",
  545. __FUNCTION__);
  546. return -EINVAL;
  547. }
  548. *threads_num_ret = num_threads_numerica;
  549. return 0;
  550. }
  551. static void uec_init_tx_parameter(uec_private_t *uec, int num_threads_tx)
  552. {
  553. uec_info_t *uec_info;
  554. u32 end_bd;
  555. u8 bmrx = 0;
  556. int i;
  557. uec_info = uec->uec_info;
  558. /* Alloc global Tx parameter RAM page */
  559. uec->tx_glbl_pram_offset = qe_muram_alloc(
  560. sizeof(uec_tx_global_pram_t),
  561. UEC_TX_GLOBAL_PRAM_ALIGNMENT);
  562. uec->p_tx_glbl_pram = (uec_tx_global_pram_t *)
  563. qe_muram_addr(uec->tx_glbl_pram_offset);
  564. /* Zero the global Tx prameter RAM */
  565. memset(uec->p_tx_glbl_pram, 0, sizeof(uec_tx_global_pram_t));
  566. /* Init global Tx parameter RAM */
  567. /* TEMODER, RMON statistics disable, one Tx queue */
  568. out_be16(&uec->p_tx_glbl_pram->temoder, TEMODER_INIT_VALUE);
  569. /* SQPTR */
  570. uec->send_q_mem_reg_offset = qe_muram_alloc(
  571. sizeof(uec_send_queue_qd_t),
  572. UEC_SEND_QUEUE_QUEUE_DESCRIPTOR_ALIGNMENT);
  573. uec->p_send_q_mem_reg = (uec_send_queue_mem_region_t *)
  574. qe_muram_addr(uec->send_q_mem_reg_offset);
  575. out_be32(&uec->p_tx_glbl_pram->sqptr, uec->send_q_mem_reg_offset);
  576. /* Setup the table with TxBDs ring */
  577. end_bd = (u32)uec->p_tx_bd_ring + (uec_info->tx_bd_ring_len - 1)
  578. * SIZEOFBD;
  579. out_be32(&uec->p_send_q_mem_reg->sqqd[0].bd_ring_base,
  580. (u32)(uec->p_tx_bd_ring));
  581. out_be32(&uec->p_send_q_mem_reg->sqqd[0].last_bd_completed_address,
  582. end_bd);
  583. /* Scheduler Base Pointer, we have only one Tx queue, no need it */
  584. out_be32(&uec->p_tx_glbl_pram->schedulerbasepointer, 0);
  585. /* TxRMON Base Pointer, TxRMON disable, we don't need it */
  586. out_be32(&uec->p_tx_glbl_pram->txrmonbaseptr, 0);
  587. /* TSTATE, global snooping, big endian, the CSB bus selected */
  588. bmrx = BMR_INIT_VALUE;
  589. out_be32(&uec->p_tx_glbl_pram->tstate, ((u32)(bmrx) << BMR_SHIFT));
  590. /* IPH_Offset */
  591. for (i = 0; i < MAX_IPH_OFFSET_ENTRY; i++) {
  592. out_8(&uec->p_tx_glbl_pram->iphoffset[i], 0);
  593. }
  594. /* VTAG table */
  595. for (i = 0; i < UEC_TX_VTAG_TABLE_ENTRY_MAX; i++) {
  596. out_be32(&uec->p_tx_glbl_pram->vtagtable[i], 0);
  597. }
  598. /* TQPTR */
  599. uec->thread_dat_tx_offset = qe_muram_alloc(
  600. num_threads_tx * sizeof(uec_thread_data_tx_t) +
  601. 32 *(num_threads_tx == 1), UEC_THREAD_DATA_ALIGNMENT);
  602. uec->p_thread_data_tx = (uec_thread_data_tx_t *)
  603. qe_muram_addr(uec->thread_dat_tx_offset);
  604. out_be32(&uec->p_tx_glbl_pram->tqptr, uec->thread_dat_tx_offset);
  605. }
  606. static void uec_init_rx_parameter(uec_private_t *uec, int num_threads_rx)
  607. {
  608. u8 bmrx = 0;
  609. int i;
  610. uec_82xx_address_filtering_pram_t *p_af_pram;
  611. /* Allocate global Rx parameter RAM page */
  612. uec->rx_glbl_pram_offset = qe_muram_alloc(
  613. sizeof(uec_rx_global_pram_t), UEC_RX_GLOBAL_PRAM_ALIGNMENT);
  614. uec->p_rx_glbl_pram = (uec_rx_global_pram_t *)
  615. qe_muram_addr(uec->rx_glbl_pram_offset);
  616. /* Zero Global Rx parameter RAM */
  617. memset(uec->p_rx_glbl_pram, 0, sizeof(uec_rx_global_pram_t));
  618. /* Init global Rx parameter RAM */
  619. /* REMODER, Extended feature mode disable, VLAN disable,
  620. LossLess flow control disable, Receive firmware statisic disable,
  621. Extended address parsing mode disable, One Rx queues,
  622. Dynamic maximum/minimum frame length disable, IP checksum check
  623. disable, IP address alignment disable
  624. */
  625. out_be32(&uec->p_rx_glbl_pram->remoder, REMODER_INIT_VALUE);
  626. /* RQPTR */
  627. uec->thread_dat_rx_offset = qe_muram_alloc(
  628. num_threads_rx * sizeof(uec_thread_data_rx_t),
  629. UEC_THREAD_DATA_ALIGNMENT);
  630. uec->p_thread_data_rx = (uec_thread_data_rx_t *)
  631. qe_muram_addr(uec->thread_dat_rx_offset);
  632. out_be32(&uec->p_rx_glbl_pram->rqptr, uec->thread_dat_rx_offset);
  633. /* Type_or_Len */
  634. out_be16(&uec->p_rx_glbl_pram->typeorlen, 3072);
  635. /* RxRMON base pointer, we don't need it */
  636. out_be32(&uec->p_rx_glbl_pram->rxrmonbaseptr, 0);
  637. /* IntCoalescingPTR, we don't need it, no interrupt */
  638. out_be32(&uec->p_rx_glbl_pram->intcoalescingptr, 0);
  639. /* RSTATE, global snooping, big endian, the CSB bus selected */
  640. bmrx = BMR_INIT_VALUE;
  641. out_8(&uec->p_rx_glbl_pram->rstate, bmrx);
  642. /* MRBLR */
  643. out_be16(&uec->p_rx_glbl_pram->mrblr, MAX_RXBUF_LEN);
  644. /* RBDQPTR */
  645. uec->rx_bd_qs_tbl_offset = qe_muram_alloc(
  646. sizeof(uec_rx_bd_queues_entry_t) + \
  647. sizeof(uec_rx_prefetched_bds_t),
  648. UEC_RX_BD_QUEUES_ALIGNMENT);
  649. uec->p_rx_bd_qs_tbl = (uec_rx_bd_queues_entry_t *)
  650. qe_muram_addr(uec->rx_bd_qs_tbl_offset);
  651. /* Zero it */
  652. memset(uec->p_rx_bd_qs_tbl, 0, sizeof(uec_rx_bd_queues_entry_t) + \
  653. sizeof(uec_rx_prefetched_bds_t));
  654. out_be32(&uec->p_rx_glbl_pram->rbdqptr, uec->rx_bd_qs_tbl_offset);
  655. out_be32(&uec->p_rx_bd_qs_tbl->externalbdbaseptr,
  656. (u32)uec->p_rx_bd_ring);
  657. /* MFLR */
  658. out_be16(&uec->p_rx_glbl_pram->mflr, MAX_FRAME_LEN);
  659. /* MINFLR */
  660. out_be16(&uec->p_rx_glbl_pram->minflr, MIN_FRAME_LEN);
  661. /* MAXD1 */
  662. out_be16(&uec->p_rx_glbl_pram->maxd1, MAX_DMA1_LEN);
  663. /* MAXD2 */
  664. out_be16(&uec->p_rx_glbl_pram->maxd2, MAX_DMA2_LEN);
  665. /* ECAM_PTR */
  666. out_be32(&uec->p_rx_glbl_pram->ecamptr, 0);
  667. /* L2QT */
  668. out_be32(&uec->p_rx_glbl_pram->l2qt, 0);
  669. /* L3QT */
  670. for (i = 0; i < 8; i++) {
  671. out_be32(&uec->p_rx_glbl_pram->l3qt[i], 0);
  672. }
  673. /* VLAN_TYPE */
  674. out_be16(&uec->p_rx_glbl_pram->vlantype, 0x8100);
  675. /* TCI */
  676. out_be16(&uec->p_rx_glbl_pram->vlantci, 0);
  677. /* Clear PQ2 style address filtering hash table */
  678. p_af_pram = (uec_82xx_address_filtering_pram_t *) \
  679. uec->p_rx_glbl_pram->addressfiltering;
  680. p_af_pram->iaddr_h = 0;
  681. p_af_pram->iaddr_l = 0;
  682. p_af_pram->gaddr_h = 0;
  683. p_af_pram->gaddr_l = 0;
  684. }
  685. static int uec_issue_init_enet_rxtx_cmd(uec_private_t *uec,
  686. int thread_tx, int thread_rx)
  687. {
  688. uec_init_cmd_pram_t *p_init_enet_param;
  689. u32 init_enet_param_offset;
  690. uec_info_t *uec_info;
  691. int i;
  692. int snum;
  693. u32 init_enet_offset;
  694. u32 entry_val;
  695. u32 command;
  696. u32 cecr_subblock;
  697. uec_info = uec->uec_info;
  698. /* Allocate init enet command parameter */
  699. uec->init_enet_param_offset = qe_muram_alloc(
  700. sizeof(uec_init_cmd_pram_t), 4);
  701. init_enet_param_offset = uec->init_enet_param_offset;
  702. uec->p_init_enet_param = (uec_init_cmd_pram_t *)
  703. qe_muram_addr(uec->init_enet_param_offset);
  704. /* Zero init enet command struct */
  705. memset((void *)uec->p_init_enet_param, 0, sizeof(uec_init_cmd_pram_t));
  706. /* Init the command struct */
  707. p_init_enet_param = uec->p_init_enet_param;
  708. p_init_enet_param->resinit0 = ENET_INIT_PARAM_MAGIC_RES_INIT0;
  709. p_init_enet_param->resinit1 = ENET_INIT_PARAM_MAGIC_RES_INIT1;
  710. p_init_enet_param->resinit2 = ENET_INIT_PARAM_MAGIC_RES_INIT2;
  711. p_init_enet_param->resinit3 = ENET_INIT_PARAM_MAGIC_RES_INIT3;
  712. p_init_enet_param->resinit4 = ENET_INIT_PARAM_MAGIC_RES_INIT4;
  713. p_init_enet_param->largestexternallookupkeysize = 0;
  714. p_init_enet_param->rgftgfrxglobal |= ((u32)uec_info->num_threads_rx)
  715. << ENET_INIT_PARAM_RGF_SHIFT;
  716. p_init_enet_param->rgftgfrxglobal |= ((u32)uec_info->num_threads_tx)
  717. << ENET_INIT_PARAM_TGF_SHIFT;
  718. /* Init Rx global parameter pointer */
  719. p_init_enet_param->rgftgfrxglobal |= uec->rx_glbl_pram_offset |
  720. (u32)uec_info->riscRx;
  721. /* Init Rx threads */
  722. for (i = 0; i < (thread_rx + 1); i++) {
  723. if ((snum = qe_get_snum()) < 0) {
  724. printf("%s can not get snum\n", __FUNCTION__);
  725. return -ENOMEM;
  726. }
  727. if (i==0) {
  728. init_enet_offset = 0;
  729. } else {
  730. init_enet_offset = qe_muram_alloc(
  731. sizeof(uec_thread_rx_pram_t),
  732. UEC_THREAD_RX_PRAM_ALIGNMENT);
  733. }
  734. entry_val = ((u32)snum << ENET_INIT_PARAM_SNUM_SHIFT) |
  735. init_enet_offset | (u32)uec_info->riscRx;
  736. p_init_enet_param->rxthread[i] = entry_val;
  737. }
  738. /* Init Tx global parameter pointer */
  739. p_init_enet_param->txglobal = uec->tx_glbl_pram_offset |
  740. (u32)uec_info->riscTx;
  741. /* Init Tx threads */
  742. for (i = 0; i < thread_tx; i++) {
  743. if ((snum = qe_get_snum()) < 0) {
  744. printf("%s can not get snum\n", __FUNCTION__);
  745. return -ENOMEM;
  746. }
  747. init_enet_offset = qe_muram_alloc(sizeof(uec_thread_tx_pram_t),
  748. UEC_THREAD_TX_PRAM_ALIGNMENT);
  749. entry_val = ((u32)snum << ENET_INIT_PARAM_SNUM_SHIFT) |
  750. init_enet_offset | (u32)uec_info->riscTx;
  751. p_init_enet_param->txthread[i] = entry_val;
  752. }
  753. __asm__ __volatile__("sync");
  754. /* Issue QE command */
  755. command = QE_INIT_TX_RX;
  756. cecr_subblock = ucc_fast_get_qe_cr_subblock(
  757. uec->uec_info->uf_info.ucc_num);
  758. qe_issue_cmd(command, cecr_subblock, (u8) QE_CR_PROTOCOL_ETHERNET,
  759. init_enet_param_offset);
  760. return 0;
  761. }
  762. static int uec_startup(uec_private_t *uec)
  763. {
  764. uec_info_t *uec_info;
  765. ucc_fast_info_t *uf_info;
  766. ucc_fast_private_t *uccf;
  767. ucc_fast_t *uf_regs;
  768. uec_t *uec_regs;
  769. int num_threads_tx;
  770. int num_threads_rx;
  771. u32 utbipar;
  772. enet_interface_e enet_interface;
  773. u32 length;
  774. u32 align;
  775. qe_bd_t *bd;
  776. u8 *buf;
  777. int i;
  778. if (!uec || !uec->uec_info) {
  779. printf("%s: uec or uec_info not initial\n", __FUNCTION__);
  780. return -EINVAL;
  781. }
  782. uec_info = uec->uec_info;
  783. uf_info = &(uec_info->uf_info);
  784. /* Check if Rx BD ring len is illegal */
  785. if ((uec_info->rx_bd_ring_len < UEC_RX_BD_RING_SIZE_MIN) || \
  786. (uec_info->rx_bd_ring_len % UEC_RX_BD_RING_SIZE_ALIGNMENT)) {
  787. printf("%s: Rx BD ring len must be multiple of 4, and > 8.\n",
  788. __FUNCTION__);
  789. return -EINVAL;
  790. }
  791. /* Check if Tx BD ring len is illegal */
  792. if (uec_info->tx_bd_ring_len < UEC_TX_BD_RING_SIZE_MIN) {
  793. printf("%s: Tx BD ring length must not be smaller than 2.\n",
  794. __FUNCTION__);
  795. return -EINVAL;
  796. }
  797. /* Check if MRBLR is illegal */
  798. if ((MAX_RXBUF_LEN == 0) || (MAX_RXBUF_LEN % UEC_MRBLR_ALIGNMENT)) {
  799. printf("%s: max rx buffer length must be mutliple of 128.\n",
  800. __FUNCTION__);
  801. return -EINVAL;
  802. }
  803. /* Both Rx and Tx are stopped */
  804. uec->grace_stopped_rx = 1;
  805. uec->grace_stopped_tx = 1;
  806. /* Init UCC fast */
  807. if (ucc_fast_init(uf_info, &uccf)) {
  808. printf("%s: failed to init ucc fast\n", __FUNCTION__);
  809. return -ENOMEM;
  810. }
  811. /* Save uccf */
  812. uec->uccf = uccf;
  813. /* Convert the Tx threads number */
  814. if (uec_convert_threads_num(uec_info->num_threads_tx,
  815. &num_threads_tx)) {
  816. return -EINVAL;
  817. }
  818. /* Convert the Rx threads number */
  819. if (uec_convert_threads_num(uec_info->num_threads_rx,
  820. &num_threads_rx)) {
  821. return -EINVAL;
  822. }
  823. uf_regs = uccf->uf_regs;
  824. /* UEC register is following UCC fast registers */
  825. uec_regs = (uec_t *)(&uf_regs->ucc_eth);
  826. /* Save the UEC register pointer to UEC private struct */
  827. uec->uec_regs = uec_regs;
  828. /* Init UPSMR, enable hardware statistics (UCC) */
  829. out_be32(&uec->uccf->uf_regs->upsmr, UPSMR_INIT_VALUE);
  830. /* Init MACCFG1, flow control disable, disable Tx and Rx */
  831. out_be32(&uec_regs->maccfg1, MACCFG1_INIT_VALUE);
  832. /* Init MACCFG2, length check, MAC PAD and CRC enable */
  833. out_be32(&uec_regs->maccfg2, MACCFG2_INIT_VALUE);
  834. /* Setup MAC interface mode */
  835. uec_set_mac_if_mode(uec, uec_info->enet_interface);
  836. /* Setup MII management base */
  837. #ifndef CONFIG_eTSEC_MDIO_BUS
  838. uec->uec_mii_regs = (uec_mii_t *)(&uec_regs->miimcfg);
  839. #else
  840. uec->uec_mii_regs = (uec_mii_t *) CONFIG_MIIM_ADDRESS;
  841. #endif
  842. /* Setup MII master clock source */
  843. qe_set_mii_clk_src(uec_info->uf_info.ucc_num);
  844. /* Setup UTBIPAR */
  845. utbipar = in_be32(&uec_regs->utbipar);
  846. utbipar &= ~UTBIPAR_PHY_ADDRESS_MASK;
  847. enet_interface = uec->uec_info->enet_interface;
  848. if (enet_interface == ENET_1000_TBI ||
  849. enet_interface == ENET_1000_RTBI) {
  850. utbipar |= (uec_info->phy_address + uec_info->uf_info.ucc_num)
  851. << UTBIPAR_PHY_ADDRESS_SHIFT;
  852. } else {
  853. utbipar |= (0x10 + uec_info->uf_info.ucc_num)
  854. << UTBIPAR_PHY_ADDRESS_SHIFT;
  855. }
  856. out_be32(&uec_regs->utbipar, utbipar);
  857. /* Allocate Tx BDs */
  858. length = ((uec_info->tx_bd_ring_len * SIZEOFBD) /
  859. UEC_TX_BD_RING_SIZE_MEMORY_ALIGNMENT) *
  860. UEC_TX_BD_RING_SIZE_MEMORY_ALIGNMENT;
  861. if ((uec_info->tx_bd_ring_len * SIZEOFBD) %
  862. UEC_TX_BD_RING_SIZE_MEMORY_ALIGNMENT) {
  863. length += UEC_TX_BD_RING_SIZE_MEMORY_ALIGNMENT;
  864. }
  865. align = UEC_TX_BD_RING_ALIGNMENT;
  866. uec->tx_bd_ring_offset = (u32)malloc((u32)(length + align));
  867. if (uec->tx_bd_ring_offset != 0) {
  868. uec->p_tx_bd_ring = (u8 *)((uec->tx_bd_ring_offset + align)
  869. & ~(align - 1));
  870. }
  871. /* Zero all of Tx BDs */
  872. memset((void *)(uec->tx_bd_ring_offset), 0, length + align);
  873. /* Allocate Rx BDs */
  874. length = uec_info->rx_bd_ring_len * SIZEOFBD;
  875. align = UEC_RX_BD_RING_ALIGNMENT;
  876. uec->rx_bd_ring_offset = (u32)(malloc((u32)(length + align)));
  877. if (uec->rx_bd_ring_offset != 0) {
  878. uec->p_rx_bd_ring = (u8 *)((uec->rx_bd_ring_offset + align)
  879. & ~(align - 1));
  880. }
  881. /* Zero all of Rx BDs */
  882. memset((void *)(uec->rx_bd_ring_offset), 0, length + align);
  883. /* Allocate Rx buffer */
  884. length = uec_info->rx_bd_ring_len * MAX_RXBUF_LEN;
  885. align = UEC_RX_DATA_BUF_ALIGNMENT;
  886. uec->rx_buf_offset = (u32)malloc(length + align);
  887. if (uec->rx_buf_offset != 0) {
  888. uec->p_rx_buf = (u8 *)((uec->rx_buf_offset + align)
  889. & ~(align - 1));
  890. }
  891. /* Zero all of the Rx buffer */
  892. memset((void *)(uec->rx_buf_offset), 0, length + align);
  893. /* Init TxBD ring */
  894. bd = (qe_bd_t *)uec->p_tx_bd_ring;
  895. uec->txBd = bd;
  896. for (i = 0; i < uec_info->tx_bd_ring_len; i++) {
  897. BD_DATA_CLEAR(bd);
  898. BD_STATUS_SET(bd, 0);
  899. BD_LENGTH_SET(bd, 0);
  900. bd ++;
  901. }
  902. BD_STATUS_SET((--bd), TxBD_WRAP);
  903. /* Init RxBD ring */
  904. bd = (qe_bd_t *)uec->p_rx_bd_ring;
  905. uec->rxBd = bd;
  906. buf = uec->p_rx_buf;
  907. for (i = 0; i < uec_info->rx_bd_ring_len; i++) {
  908. BD_DATA_SET(bd, buf);
  909. BD_LENGTH_SET(bd, 0);
  910. BD_STATUS_SET(bd, RxBD_EMPTY);
  911. buf += MAX_RXBUF_LEN;
  912. bd ++;
  913. }
  914. BD_STATUS_SET((--bd), RxBD_WRAP | RxBD_EMPTY);
  915. /* Init global Tx parameter RAM */
  916. uec_init_tx_parameter(uec, num_threads_tx);
  917. /* Init global Rx parameter RAM */
  918. uec_init_rx_parameter(uec, num_threads_rx);
  919. /* Init ethernet Tx and Rx parameter command */
  920. if (uec_issue_init_enet_rxtx_cmd(uec, num_threads_tx,
  921. num_threads_rx)) {
  922. printf("%s issue init enet cmd failed\n", __FUNCTION__);
  923. return -ENOMEM;
  924. }
  925. return 0;
  926. }
  927. static int uec_init(struct eth_device* dev, bd_t *bd)
  928. {
  929. uec_private_t *uec;
  930. int err;
  931. uec = (uec_private_t *)dev->priv;
  932. if (uec->the_first_run == 0) {
  933. /* Set up the MAC address */
  934. if (dev->enetaddr[0] & 0x01) {
  935. printf("%s: MacAddress is multcast address\n",
  936. __FUNCTION__);
  937. return -1;
  938. }
  939. uec_set_mac_address(uec, dev->enetaddr);
  940. uec->the_first_run = 1;
  941. }
  942. err = uec_open(uec, COMM_DIR_RX_AND_TX);
  943. if (err) {
  944. printf("%s: cannot enable UEC device\n", dev->name);
  945. return -1;
  946. }
  947. return (uec->mii_info->link ? 0 : -1);
  948. }
  949. static void uec_halt(struct eth_device* dev)
  950. {
  951. uec_private_t *uec = (uec_private_t *)dev->priv;
  952. uec_stop(uec, COMM_DIR_RX_AND_TX);
  953. }
  954. static int uec_send(struct eth_device* dev, volatile void *buf, int len)
  955. {
  956. uec_private_t *uec;
  957. ucc_fast_private_t *uccf;
  958. volatile qe_bd_t *bd;
  959. u16 status;
  960. int i;
  961. int result = 0;
  962. uec = (uec_private_t *)dev->priv;
  963. uccf = uec->uccf;
  964. bd = uec->txBd;
  965. /* Find an empty TxBD */
  966. for (i = 0; bd->status & TxBD_READY; i++) {
  967. if (i > 0x100000) {
  968. printf("%s: tx buffer not ready\n", dev->name);
  969. return result;
  970. }
  971. }
  972. /* Init TxBD */
  973. BD_DATA_SET(bd, buf);
  974. BD_LENGTH_SET(bd, len);
  975. status = bd->status;
  976. status &= BD_WRAP;
  977. status |= (TxBD_READY | TxBD_LAST);
  978. BD_STATUS_SET(bd, status);
  979. /* Tell UCC to transmit the buffer */
  980. ucc_fast_transmit_on_demand(uccf);
  981. /* Wait for buffer to be transmitted */
  982. for (i = 0; bd->status & TxBD_READY; i++) {
  983. if (i > 0x100000) {
  984. printf("%s: tx error\n", dev->name);
  985. return result;
  986. }
  987. }
  988. /* Ok, the buffer be transimitted */
  989. BD_ADVANCE(bd, status, uec->p_tx_bd_ring);
  990. uec->txBd = bd;
  991. result = 1;
  992. return result;
  993. }
  994. static int uec_recv(struct eth_device* dev)
  995. {
  996. uec_private_t *uec = dev->priv;
  997. volatile qe_bd_t *bd;
  998. u16 status;
  999. u16 len;
  1000. u8 *data;
  1001. bd = uec->rxBd;
  1002. status = bd->status;
  1003. while (!(status & RxBD_EMPTY)) {
  1004. if (!(status & RxBD_ERROR)) {
  1005. data = BD_DATA(bd);
  1006. len = BD_LENGTH(bd);
  1007. NetReceive(data, len);
  1008. } else {
  1009. printf("%s: Rx error\n", dev->name);
  1010. }
  1011. status &= BD_CLEAN;
  1012. BD_LENGTH_SET(bd, 0);
  1013. BD_STATUS_SET(bd, status | RxBD_EMPTY);
  1014. BD_ADVANCE(bd, status, uec->p_rx_bd_ring);
  1015. status = bd->status;
  1016. }
  1017. uec->rxBd = bd;
  1018. return 1;
  1019. }
  1020. int uec_initialize(int index)
  1021. {
  1022. struct eth_device *dev;
  1023. int i;
  1024. uec_private_t *uec;
  1025. uec_info_t *uec_info;
  1026. int err;
  1027. dev = (struct eth_device *)malloc(sizeof(struct eth_device));
  1028. if (!dev)
  1029. return 0;
  1030. memset(dev, 0, sizeof(struct eth_device));
  1031. /* Allocate the UEC private struct */
  1032. uec = (uec_private_t *)malloc(sizeof(uec_private_t));
  1033. if (!uec) {
  1034. return -ENOMEM;
  1035. }
  1036. memset(uec, 0, sizeof(uec_private_t));
  1037. /* Init UEC private struct, they come from board.h */
  1038. if (index == 0) {
  1039. #ifdef CONFIG_UEC_ETH1
  1040. uec_info = &eth1_uec_info;
  1041. #endif
  1042. } else if (index == 1) {
  1043. #ifdef CONFIG_UEC_ETH2
  1044. uec_info = &eth2_uec_info;
  1045. #endif
  1046. } else if (index == 2) {
  1047. #ifdef CONFIG_UEC_ETH3
  1048. uec_info = &eth3_uec_info;
  1049. #endif
  1050. } else {
  1051. printf("%s: index is illegal.\n", __FUNCTION__);
  1052. return -EINVAL;
  1053. }
  1054. uec->uec_info = uec_info;
  1055. sprintf(dev->name, "FSL UEC%d", index);
  1056. dev->iobase = 0;
  1057. dev->priv = (void *)uec;
  1058. dev->init = uec_init;
  1059. dev->halt = uec_halt;
  1060. dev->send = uec_send;
  1061. dev->recv = uec_recv;
  1062. /* Clear the ethnet address */
  1063. for (i = 0; i < 6; i++)
  1064. dev->enetaddr[i] = 0;
  1065. eth_register(dev);
  1066. err = uec_startup(uec);
  1067. if (err) {
  1068. printf("%s: Cannot configure net device, aborting.",dev->name);
  1069. return err;
  1070. }
  1071. err = init_phy(dev);
  1072. if (err) {
  1073. printf("%s: Cannot initialize PHY, aborting.\n", dev->name);
  1074. return err;
  1075. }
  1076. phy_change(dev);
  1077. return 1;
  1078. }
  1079. #endif /* CONFIG_QE */