rtl8169.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879
  1. /*
  2. * rtl8169.c : U-Boot driver for the RealTek RTL8169
  3. *
  4. * Masami Komiya (mkomiya@sonare.it)
  5. *
  6. * Most part is taken from r8169.c of etherboot
  7. *
  8. */
  9. /**************************************************************************
  10. * r8169.c: Etherboot device driver for the RealTek RTL-8169 Gigabit
  11. * Written 2003 by Timothy Legge <tlegge@rogers.com>
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License as published by
  15. * the Free Software Foundation; either version 2 of the License, or
  16. * (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  26. *
  27. * Portions of this code based on:
  28. * r8169.c: A RealTek RTL-8169 Gigabit Ethernet driver
  29. * for Linux kernel 2.4.x.
  30. *
  31. * Written 2002 ShuChen <shuchen@realtek.com.tw>
  32. * See Linux Driver for full information
  33. *
  34. * Linux Driver Version 1.27a, 10.02.2002
  35. *
  36. * Thanks to:
  37. * Jean Chen of RealTek Semiconductor Corp. for
  38. * providing the evaluation NIC used to develop
  39. * this driver. RealTek's support for Etherboot
  40. * is appreciated.
  41. *
  42. * REVISION HISTORY:
  43. * ================
  44. *
  45. * v1.0 11-26-2003 timlegge Initial port of Linux driver
  46. * v1.5 01-17-2004 timlegge Initial driver output cleanup
  47. *
  48. * Indent Options: indent -kr -i8
  49. ***************************************************************************/
  50. /*
  51. * 26 August 2006 Mihai Georgian <u-boot@linuxnotincluded.org.uk>
  52. * Modified to use le32_to_cpu and cpu_to_le32 properly
  53. */
  54. #include <common.h>
  55. #include <malloc.h>
  56. #include <net.h>
  57. #include <asm/io.h>
  58. #include <pci.h>
  59. #if defined(CONFIG_CMD_NET) && defined(CONFIG_NET_MULTI) && \
  60. defined(CONFIG_RTL8169)
  61. #undef DEBUG_RTL8169
  62. #undef DEBUG_RTL8169_TX
  63. #undef DEBUG_RTL8169_RX
  64. #define drv_version "v1.5"
  65. #define drv_date "01-17-2004"
  66. static u32 ioaddr;
  67. /* Condensed operations for readability. */
  68. #define currticks() get_timer(0)
  69. /* media options */
  70. #define MAX_UNITS 8
  71. static int media[MAX_UNITS] = { -1, -1, -1, -1, -1, -1, -1, -1 };
  72. /* MAC address length*/
  73. #define MAC_ADDR_LEN 6
  74. /* max supported gigabit ethernet frame size -- must be at least (dev->mtu+14+4).*/
  75. #define MAX_ETH_FRAME_SIZE 1536
  76. #define TX_FIFO_THRESH 256 /* In bytes */
  77. #define RX_FIFO_THRESH 7 /* 7 means NO threshold, Rx buffer level before first PCI xfer. */
  78. #define RX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
  79. #define TX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
  80. #define EarlyTxThld 0x3F /* 0x3F means NO early transmit */
  81. #define RxPacketMaxSize 0x0800 /* Maximum size supported is 16K-1 */
  82. #define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
  83. #define NUM_TX_DESC 1 /* Number of Tx descriptor registers */
  84. #define NUM_RX_DESC 4 /* Number of Rx descriptor registers */
  85. #define RX_BUF_SIZE 1536 /* Rx Buffer size */
  86. #define RX_BUF_LEN 8192
  87. #define RTL_MIN_IO_SIZE 0x80
  88. #define TX_TIMEOUT (6*HZ)
  89. /* write/read MMIO register. Notice: {read,write}[wl] do the necessary swapping */
  90. #define RTL_W8(reg, val8) writeb ((val8), ioaddr + (reg))
  91. #define RTL_W16(reg, val16) writew ((val16), ioaddr + (reg))
  92. #define RTL_W32(reg, val32) writel ((val32), ioaddr + (reg))
  93. #define RTL_R8(reg) readb (ioaddr + (reg))
  94. #define RTL_R16(reg) readw (ioaddr + (reg))
  95. #define RTL_R32(reg) ((unsigned long) readl (ioaddr + (reg)))
  96. #define ETH_FRAME_LEN MAX_ETH_FRAME_SIZE
  97. #define ETH_ALEN MAC_ADDR_LEN
  98. #define ETH_ZLEN 60
  99. enum RTL8169_registers {
  100. MAC0 = 0, /* Ethernet hardware address. */
  101. MAR0 = 8, /* Multicast filter. */
  102. TxDescStartAddr = 0x20,
  103. TxHDescStartAddr = 0x28,
  104. FLASH = 0x30,
  105. ERSR = 0x36,
  106. ChipCmd = 0x37,
  107. TxPoll = 0x38,
  108. IntrMask = 0x3C,
  109. IntrStatus = 0x3E,
  110. TxConfig = 0x40,
  111. RxConfig = 0x44,
  112. RxMissed = 0x4C,
  113. Cfg9346 = 0x50,
  114. Config0 = 0x51,
  115. Config1 = 0x52,
  116. Config2 = 0x53,
  117. Config3 = 0x54,
  118. Config4 = 0x55,
  119. Config5 = 0x56,
  120. MultiIntr = 0x5C,
  121. PHYAR = 0x60,
  122. TBICSR = 0x64,
  123. TBI_ANAR = 0x68,
  124. TBI_LPAR = 0x6A,
  125. PHYstatus = 0x6C,
  126. RxMaxSize = 0xDA,
  127. CPlusCmd = 0xE0,
  128. RxDescStartAddr = 0xE4,
  129. EarlyTxThres = 0xEC,
  130. FuncEvent = 0xF0,
  131. FuncEventMask = 0xF4,
  132. FuncPresetState = 0xF8,
  133. FuncForceEvent = 0xFC,
  134. };
  135. enum RTL8169_register_content {
  136. /*InterruptStatusBits */
  137. SYSErr = 0x8000,
  138. PCSTimeout = 0x4000,
  139. SWInt = 0x0100,
  140. TxDescUnavail = 0x80,
  141. RxFIFOOver = 0x40,
  142. RxUnderrun = 0x20,
  143. RxOverflow = 0x10,
  144. TxErr = 0x08,
  145. TxOK = 0x04,
  146. RxErr = 0x02,
  147. RxOK = 0x01,
  148. /*RxStatusDesc */
  149. RxRES = 0x00200000,
  150. RxCRC = 0x00080000,
  151. RxRUNT = 0x00100000,
  152. RxRWT = 0x00400000,
  153. /*ChipCmdBits */
  154. CmdReset = 0x10,
  155. CmdRxEnb = 0x08,
  156. CmdTxEnb = 0x04,
  157. RxBufEmpty = 0x01,
  158. /*Cfg9346Bits */
  159. Cfg9346_Lock = 0x00,
  160. Cfg9346_Unlock = 0xC0,
  161. /*rx_mode_bits */
  162. AcceptErr = 0x20,
  163. AcceptRunt = 0x10,
  164. AcceptBroadcast = 0x08,
  165. AcceptMulticast = 0x04,
  166. AcceptMyPhys = 0x02,
  167. AcceptAllPhys = 0x01,
  168. /*RxConfigBits */
  169. RxCfgFIFOShift = 13,
  170. RxCfgDMAShift = 8,
  171. /*TxConfigBits */
  172. TxInterFrameGapShift = 24,
  173. TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
  174. /*rtl8169_PHYstatus */
  175. TBI_Enable = 0x80,
  176. TxFlowCtrl = 0x40,
  177. RxFlowCtrl = 0x20,
  178. _1000bpsF = 0x10,
  179. _100bps = 0x08,
  180. _10bps = 0x04,
  181. LinkStatus = 0x02,
  182. FullDup = 0x01,
  183. /*GIGABIT_PHY_registers */
  184. PHY_CTRL_REG = 0,
  185. PHY_STAT_REG = 1,
  186. PHY_AUTO_NEGO_REG = 4,
  187. PHY_1000_CTRL_REG = 9,
  188. /*GIGABIT_PHY_REG_BIT */
  189. PHY_Restart_Auto_Nego = 0x0200,
  190. PHY_Enable_Auto_Nego = 0x1000,
  191. /* PHY_STAT_REG = 1; */
  192. PHY_Auto_Nego_Comp = 0x0020,
  193. /* PHY_AUTO_NEGO_REG = 4; */
  194. PHY_Cap_10_Half = 0x0020,
  195. PHY_Cap_10_Full = 0x0040,
  196. PHY_Cap_100_Half = 0x0080,
  197. PHY_Cap_100_Full = 0x0100,
  198. /* PHY_1000_CTRL_REG = 9; */
  199. PHY_Cap_1000_Full = 0x0200,
  200. PHY_Cap_Null = 0x0,
  201. /*_MediaType*/
  202. _10_Half = 0x01,
  203. _10_Full = 0x02,
  204. _100_Half = 0x04,
  205. _100_Full = 0x08,
  206. _1000_Full = 0x10,
  207. /*_TBICSRBit*/
  208. TBILinkOK = 0x02000000,
  209. };
  210. static struct {
  211. const char *name;
  212. u8 version; /* depend on RTL8169 docs */
  213. u32 RxConfigMask; /* should clear the bits supported by this chip */
  214. } rtl_chip_info[] = {
  215. {"RTL-8169", 0x00, 0xff7e1880,},
  216. {"RTL-8169", 0x04, 0xff7e1880,},
  217. };
  218. enum _DescStatusBit {
  219. OWNbit = 0x80000000,
  220. EORbit = 0x40000000,
  221. FSbit = 0x20000000,
  222. LSbit = 0x10000000,
  223. };
  224. struct TxDesc {
  225. u32 status;
  226. u32 vlan_tag;
  227. u32 buf_addr;
  228. u32 buf_Haddr;
  229. };
  230. struct RxDesc {
  231. u32 status;
  232. u32 vlan_tag;
  233. u32 buf_addr;
  234. u32 buf_Haddr;
  235. };
  236. /* Define the TX Descriptor */
  237. static u8 tx_ring[NUM_TX_DESC * sizeof(struct TxDesc) + 256];
  238. /* __attribute__ ((aligned(256))); */
  239. /* Create a static buffer of size RX_BUF_SZ for each
  240. TX Descriptor. All descriptors point to a
  241. part of this buffer */
  242. static unsigned char txb[NUM_TX_DESC * RX_BUF_SIZE];
  243. /* Define the RX Descriptor */
  244. static u8 rx_ring[NUM_RX_DESC * sizeof(struct TxDesc) + 256];
  245. /* __attribute__ ((aligned(256))); */
  246. /* Create a static buffer of size RX_BUF_SZ for each
  247. RX Descriptor All descriptors point to a
  248. part of this buffer */
  249. static unsigned char rxb[NUM_RX_DESC * RX_BUF_SIZE];
  250. struct rtl8169_private {
  251. void *mmio_addr; /* memory map physical address */
  252. int chipset;
  253. unsigned long cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
  254. unsigned long cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
  255. unsigned long dirty_tx;
  256. unsigned char *TxDescArrays; /* Index of Tx Descriptor buffer */
  257. unsigned char *RxDescArrays; /* Index of Rx Descriptor buffer */
  258. struct TxDesc *TxDescArray; /* Index of 256-alignment Tx Descriptor buffer */
  259. struct RxDesc *RxDescArray; /* Index of 256-alignment Rx Descriptor buffer */
  260. unsigned char *RxBufferRings; /* Index of Rx Buffer */
  261. unsigned char *RxBufferRing[NUM_RX_DESC]; /* Index of Rx Buffer array */
  262. unsigned char *Tx_skbuff[NUM_TX_DESC];
  263. } tpx;
  264. static struct rtl8169_private *tpc;
  265. static const u16 rtl8169_intr_mask =
  266. SYSErr | PCSTimeout | RxUnderrun | RxOverflow | RxFIFOOver | TxErr |
  267. TxOK | RxErr | RxOK;
  268. static const unsigned int rtl8169_rx_config =
  269. (RX_FIFO_THRESH << RxCfgFIFOShift) | (RX_DMA_BURST << RxCfgDMAShift);
  270. static struct pci_device_id supported[] = {
  271. {PCI_VENDOR_ID_REALTEK, 0x8169},
  272. {}
  273. };
  274. void mdio_write(int RegAddr, int value)
  275. {
  276. int i;
  277. RTL_W32(PHYAR, 0x80000000 | (RegAddr & 0xFF) << 16 | value);
  278. udelay(1000);
  279. for (i = 2000; i > 0; i--) {
  280. /* Check if the RTL8169 has completed writing to the specified MII register */
  281. if (!(RTL_R32(PHYAR) & 0x80000000)) {
  282. break;
  283. } else {
  284. udelay(100);
  285. }
  286. }
  287. }
  288. int mdio_read(int RegAddr)
  289. {
  290. int i, value = -1;
  291. RTL_W32(PHYAR, 0x0 | (RegAddr & 0xFF) << 16);
  292. udelay(1000);
  293. for (i = 2000; i > 0; i--) {
  294. /* Check if the RTL8169 has completed retrieving data from the specified MII register */
  295. if (RTL_R32(PHYAR) & 0x80000000) {
  296. value = (int) (RTL_R32(PHYAR) & 0xFFFF);
  297. break;
  298. } else {
  299. udelay(100);
  300. }
  301. }
  302. return value;
  303. }
  304. #define ARRAY_SIZE(x) (sizeof(x) / sizeof((x)[0]))
  305. static int rtl8169_init_board(struct eth_device *dev)
  306. {
  307. int i;
  308. u32 tmp;
  309. #ifdef DEBUG_RTL8169
  310. printf ("%s\n", __FUNCTION__);
  311. #endif
  312. ioaddr = dev->iobase;
  313. /* Soft reset the chip. */
  314. RTL_W8(ChipCmd, CmdReset);
  315. /* Check that the chip has finished the reset. */
  316. for (i = 1000; i > 0; i--)
  317. if ((RTL_R8(ChipCmd) & CmdReset) == 0)
  318. break;
  319. else
  320. udelay(10);
  321. /* identify chip attached to board */
  322. tmp = RTL_R32(TxConfig);
  323. tmp = ((tmp & 0x7c000000) + ((tmp & 0x00800000) << 2)) >> 24;
  324. for (i = ARRAY_SIZE(rtl_chip_info) - 1; i >= 0; i--){
  325. if (tmp == rtl_chip_info[i].version) {
  326. tpc->chipset = i;
  327. goto match;
  328. }
  329. }
  330. /* if unknown chip, assume array element #0, original RTL-8169 in this case */
  331. printf("PCI device %s: unknown chip version, assuming RTL-8169\n", dev->name);
  332. printf("PCI device: TxConfig = 0x%hX\n", (unsigned long) RTL_R32(TxConfig));
  333. tpc->chipset = 0;
  334. match:
  335. return 0;
  336. }
  337. /**************************************************************************
  338. RECV - Receive a frame
  339. ***************************************************************************/
  340. static int rtl_recv(struct eth_device *dev)
  341. {
  342. /* return true if there's an ethernet packet ready to read */
  343. /* nic->packet should contain data on return */
  344. /* nic->packetlen should contain length of data */
  345. int cur_rx;
  346. int length = 0;
  347. #ifdef DEBUG_RTL8169_RX
  348. printf ("%s\n", __FUNCTION__);
  349. #endif
  350. ioaddr = dev->iobase;
  351. cur_rx = tpc->cur_rx;
  352. if ((le32_to_cpu(tpc->RxDescArray[cur_rx].status) & OWNbit) == 0) {
  353. if (!(le32_to_cpu(tpc->RxDescArray[cur_rx].status) & RxRES)) {
  354. unsigned char rxdata[RX_BUF_LEN];
  355. length = (int) (le32_to_cpu(tpc->RxDescArray[cur_rx].
  356. status) & 0x00001FFF) - 4;
  357. memcpy(rxdata, tpc->RxBufferRing[cur_rx], length);
  358. NetReceive(rxdata, length);
  359. if (cur_rx == NUM_RX_DESC - 1)
  360. tpc->RxDescArray[cur_rx].status =
  361. cpu_to_le32((OWNbit | EORbit) + RX_BUF_SIZE);
  362. else
  363. tpc->RxDescArray[cur_rx].status =
  364. cpu_to_le32(OWNbit + RX_BUF_SIZE);
  365. tpc->RxDescArray[cur_rx].buf_addr =
  366. cpu_to_le32(tpc->RxBufferRing[cur_rx]);
  367. } else {
  368. puts("Error Rx");
  369. }
  370. cur_rx = (cur_rx + 1) % NUM_RX_DESC;
  371. tpc->cur_rx = cur_rx;
  372. return 1;
  373. }
  374. tpc->cur_rx = cur_rx;
  375. return (0); /* initially as this is called to flush the input */
  376. }
  377. #define HZ 1000
  378. /**************************************************************************
  379. SEND - Transmit a frame
  380. ***************************************************************************/
  381. static int rtl_send(struct eth_device *dev, volatile void *packet, int length)
  382. {
  383. /* send the packet to destination */
  384. u32 to;
  385. u8 *ptxb;
  386. int entry = tpc->cur_tx % NUM_TX_DESC;
  387. u32 len = length;
  388. int ret;
  389. #ifdef DEBUG_RTL8169_TX
  390. int stime = currticks();
  391. printf ("%s\n", __FUNCTION__);
  392. printf("sending %d bytes\n", len);
  393. #endif
  394. ioaddr = dev->iobase;
  395. /* point to the current txb incase multiple tx_rings are used */
  396. ptxb = tpc->Tx_skbuff[entry * MAX_ETH_FRAME_SIZE];
  397. memcpy(ptxb, (char *)packet, (int)length);
  398. while (len < ETH_ZLEN)
  399. ptxb[len++] = '\0';
  400. tpc->TxDescArray[entry].buf_addr = cpu_to_le32(ptxb);
  401. if (entry != (NUM_TX_DESC - 1)) {
  402. tpc->TxDescArray[entry].status =
  403. cpu_to_le32((OWNbit | FSbit | LSbit) |
  404. ((len > ETH_ZLEN) ? len : ETH_ZLEN));
  405. } else {
  406. tpc->TxDescArray[entry].status =
  407. cpu_to_le32((OWNbit | EORbit | FSbit | LSbit) |
  408. ((len > ETH_ZLEN) ? len : ETH_ZLEN));
  409. }
  410. RTL_W8(TxPoll, 0x40); /* set polling bit */
  411. tpc->cur_tx++;
  412. to = currticks() + TX_TIMEOUT;
  413. while ((le32_to_cpu(tpc->TxDescArray[entry].status) & OWNbit)
  414. && (currticks() < to)); /* wait */
  415. if (currticks() >= to) {
  416. #ifdef DEBUG_RTL8169_TX
  417. puts ("tx timeout/error\n");
  418. printf ("%s elapsed time : %d\n", __FUNCTION__, currticks()-stime);
  419. #endif
  420. ret = 0;
  421. } else {
  422. #ifdef DEBUG_RTL8169_TX
  423. puts("tx done\n");
  424. #endif
  425. ret = length;
  426. }
  427. /* Delay to make net console (nc) work properly */
  428. udelay(20);
  429. return ret;
  430. }
  431. static void rtl8169_set_rx_mode(struct eth_device *dev)
  432. {
  433. u32 mc_filter[2]; /* Multicast hash filter */
  434. int rx_mode;
  435. u32 tmp = 0;
  436. #ifdef DEBUG_RTL8169
  437. printf ("%s\n", __FUNCTION__);
  438. #endif
  439. /* IFF_ALLMULTI */
  440. /* Too many to filter perfectly -- accept all multicasts. */
  441. rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
  442. mc_filter[1] = mc_filter[0] = 0xffffffff;
  443. tmp = rtl8169_rx_config | rx_mode | (RTL_R32(RxConfig) &
  444. rtl_chip_info[tpc->chipset].RxConfigMask);
  445. RTL_W32(RxConfig, tmp);
  446. RTL_W32(MAR0 + 0, mc_filter[0]);
  447. RTL_W32(MAR0 + 4, mc_filter[1]);
  448. }
  449. static void rtl8169_hw_start(struct eth_device *dev)
  450. {
  451. u32 i;
  452. #ifdef DEBUG_RTL8169
  453. int stime = currticks();
  454. printf ("%s\n", __FUNCTION__);
  455. #endif
  456. #if 0
  457. /* Soft reset the chip. */
  458. RTL_W8(ChipCmd, CmdReset);
  459. /* Check that the chip has finished the reset. */
  460. for (i = 1000; i > 0; i--) {
  461. if ((RTL_R8(ChipCmd) & CmdReset) == 0)
  462. break;
  463. else
  464. udelay(10);
  465. }
  466. #endif
  467. RTL_W8(Cfg9346, Cfg9346_Unlock);
  468. RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
  469. RTL_W8(EarlyTxThres, EarlyTxThld);
  470. /* For gigabit rtl8169 */
  471. RTL_W16(RxMaxSize, RxPacketMaxSize);
  472. /* Set Rx Config register */
  473. i = rtl8169_rx_config | (RTL_R32(RxConfig) &
  474. rtl_chip_info[tpc->chipset].RxConfigMask);
  475. RTL_W32(RxConfig, i);
  476. /* Set DMA burst size and Interframe Gap Time */
  477. RTL_W32(TxConfig, (TX_DMA_BURST << TxDMAShift) |
  478. (InterFrameGap << TxInterFrameGapShift));
  479. tpc->cur_rx = 0;
  480. RTL_W32(TxDescStartAddr, tpc->TxDescArray);
  481. RTL_W32(RxDescStartAddr, tpc->RxDescArray);
  482. RTL_W8(Cfg9346, Cfg9346_Lock);
  483. udelay(10);
  484. RTL_W32(RxMissed, 0);
  485. rtl8169_set_rx_mode(dev);
  486. /* no early-rx interrupts */
  487. RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xF000);
  488. #ifdef DEBUG_RTL8169
  489. printf ("%s elapsed time : %d\n", __FUNCTION__, currticks()-stime);
  490. #endif
  491. }
  492. static void rtl8169_init_ring(struct eth_device *dev)
  493. {
  494. int i;
  495. #ifdef DEBUG_RTL8169
  496. int stime = currticks();
  497. printf ("%s\n", __FUNCTION__);
  498. #endif
  499. tpc->cur_rx = 0;
  500. tpc->cur_tx = 0;
  501. tpc->dirty_tx = 0;
  502. memset(tpc->TxDescArray, 0x0, NUM_TX_DESC * sizeof(struct TxDesc));
  503. memset(tpc->RxDescArray, 0x0, NUM_RX_DESC * sizeof(struct RxDesc));
  504. for (i = 0; i < NUM_TX_DESC; i++) {
  505. tpc->Tx_skbuff[i] = &txb[i];
  506. }
  507. for (i = 0; i < NUM_RX_DESC; i++) {
  508. if (i == (NUM_RX_DESC - 1))
  509. tpc->RxDescArray[i].status =
  510. cpu_to_le32((OWNbit | EORbit) + RX_BUF_SIZE);
  511. else
  512. tpc->RxDescArray[i].status =
  513. cpu_to_le32(OWNbit + RX_BUF_SIZE);
  514. tpc->RxBufferRing[i] = &rxb[i * RX_BUF_SIZE];
  515. tpc->RxDescArray[i].buf_addr =
  516. cpu_to_le32(tpc->RxBufferRing[i]);
  517. }
  518. #ifdef DEBUG_RTL8169
  519. printf ("%s elapsed time : %d\n", __FUNCTION__, currticks()-stime);
  520. #endif
  521. }
  522. /**************************************************************************
  523. RESET - Finish setting up the ethernet interface
  524. ***************************************************************************/
  525. static int rtl_reset(struct eth_device *dev, bd_t *bis)
  526. {
  527. int i;
  528. #ifdef DEBUG_RTL8169
  529. int stime = currticks();
  530. printf ("%s\n", __FUNCTION__);
  531. #endif
  532. tpc->TxDescArrays = tx_ring;
  533. /* Tx Desscriptor needs 256 bytes alignment; */
  534. tpc->TxDescArray = (struct TxDesc *) ((unsigned long)(tpc->TxDescArrays +
  535. 255) & ~255);
  536. tpc->RxDescArrays = rx_ring;
  537. /* Rx Desscriptor needs 256 bytes alignment; */
  538. tpc->RxDescArray = (struct RxDesc *) ((unsigned long)(tpc->RxDescArrays +
  539. 255) & ~255);
  540. rtl8169_init_ring(dev);
  541. rtl8169_hw_start(dev);
  542. /* Construct a perfect filter frame with the mac address as first match
  543. * and broadcast for all others */
  544. for (i = 0; i < 192; i++)
  545. txb[i] = 0xFF;
  546. txb[0] = dev->enetaddr[0];
  547. txb[1] = dev->enetaddr[1];
  548. txb[2] = dev->enetaddr[2];
  549. txb[3] = dev->enetaddr[3];
  550. txb[4] = dev->enetaddr[4];
  551. txb[5] = dev->enetaddr[5];
  552. #ifdef DEBUG_RTL8169
  553. printf ("%s elapsed time : %d\n", __FUNCTION__, currticks()-stime);
  554. #endif
  555. return 0;
  556. }
  557. /**************************************************************************
  558. HALT - Turn off ethernet interface
  559. ***************************************************************************/
  560. static void rtl_halt(struct eth_device *dev)
  561. {
  562. int i;
  563. #ifdef DEBUG_RTL8169
  564. printf ("%s\n", __FUNCTION__);
  565. #endif
  566. ioaddr = dev->iobase;
  567. /* Stop the chip's Tx and Rx DMA processes. */
  568. RTL_W8(ChipCmd, 0x00);
  569. /* Disable interrupts by clearing the interrupt mask. */
  570. RTL_W16(IntrMask, 0x0000);
  571. RTL_W32(RxMissed, 0);
  572. tpc->TxDescArrays = NULL;
  573. tpc->RxDescArrays = NULL;
  574. tpc->TxDescArray = NULL;
  575. tpc->RxDescArray = NULL;
  576. for (i = 0; i < NUM_RX_DESC; i++) {
  577. tpc->RxBufferRing[i] = NULL;
  578. }
  579. }
  580. /**************************************************************************
  581. INIT - Look for an adapter, this routine's visible to the outside
  582. ***************************************************************************/
  583. #define board_found 1
  584. #define valid_link 0
  585. static int rtl_init(struct eth_device *dev, bd_t *bis)
  586. {
  587. static int board_idx = -1;
  588. static int printed_version = 0;
  589. int i, rc;
  590. int option = -1, Cap10_100 = 0, Cap1000 = 0;
  591. #ifdef DEBUG_RTL8169
  592. printf ("%s\n", __FUNCTION__);
  593. #endif
  594. ioaddr = dev->iobase;
  595. board_idx++;
  596. printed_version = 1;
  597. /* point to private storage */
  598. tpc = &tpx;
  599. rc = rtl8169_init_board(dev);
  600. if (rc)
  601. return rc;
  602. /* Get MAC address. FIXME: read EEPROM */
  603. for (i = 0; i < MAC_ADDR_LEN; i++)
  604. bis->bi_enetaddr[i] = dev->enetaddr[i] = RTL_R8(MAC0 + i);
  605. #ifdef DEBUG_RTL8169
  606. printf("MAC Address");
  607. for (i = 0; i < MAC_ADDR_LEN; i++)
  608. printf(":%02x", dev->enetaddr[i]);
  609. putc('\n');
  610. #endif
  611. #ifdef DEBUG_RTL8169
  612. /* Print out some hardware info */
  613. printf("%s: at ioaddr 0x%x\n", dev->name, ioaddr);
  614. #endif
  615. /* if TBI is not endbled */
  616. if (!(RTL_R8(PHYstatus) & TBI_Enable)) {
  617. int val = mdio_read(PHY_AUTO_NEGO_REG);
  618. option = (board_idx >= MAX_UNITS) ? 0 : media[board_idx];
  619. /* Force RTL8169 in 10/100/1000 Full/Half mode. */
  620. if (option > 0) {
  621. #ifdef DEBUG_RTL8169
  622. printf("%s: Force-mode Enabled.\n", dev->name);
  623. #endif
  624. Cap10_100 = 0, Cap1000 = 0;
  625. switch (option) {
  626. case _10_Half:
  627. Cap10_100 = PHY_Cap_10_Half;
  628. Cap1000 = PHY_Cap_Null;
  629. break;
  630. case _10_Full:
  631. Cap10_100 = PHY_Cap_10_Full;
  632. Cap1000 = PHY_Cap_Null;
  633. break;
  634. case _100_Half:
  635. Cap10_100 = PHY_Cap_100_Half;
  636. Cap1000 = PHY_Cap_Null;
  637. break;
  638. case _100_Full:
  639. Cap10_100 = PHY_Cap_100_Full;
  640. Cap1000 = PHY_Cap_Null;
  641. break;
  642. case _1000_Full:
  643. Cap10_100 = PHY_Cap_Null;
  644. Cap1000 = PHY_Cap_1000_Full;
  645. break;
  646. default:
  647. break;
  648. }
  649. mdio_write(PHY_AUTO_NEGO_REG, Cap10_100 | (val & 0x1F)); /* leave PHY_AUTO_NEGO_REG bit4:0 unchanged */
  650. mdio_write(PHY_1000_CTRL_REG, Cap1000);
  651. } else {
  652. #ifdef DEBUG_RTL8169
  653. printf("%s: Auto-negotiation Enabled.\n",
  654. dev->name);
  655. #endif
  656. /* enable 10/100 Full/Half Mode, leave PHY_AUTO_NEGO_REG bit4:0 unchanged */
  657. mdio_write(PHY_AUTO_NEGO_REG,
  658. PHY_Cap_10_Half | PHY_Cap_10_Full |
  659. PHY_Cap_100_Half | PHY_Cap_100_Full |
  660. (val & 0x1F));
  661. /* enable 1000 Full Mode */
  662. mdio_write(PHY_1000_CTRL_REG, PHY_Cap_1000_Full);
  663. }
  664. /* Enable auto-negotiation and restart auto-nigotiation */
  665. mdio_write(PHY_CTRL_REG,
  666. PHY_Enable_Auto_Nego | PHY_Restart_Auto_Nego);
  667. udelay(100);
  668. /* wait for auto-negotiation process */
  669. for (i = 10000; i > 0; i--) {
  670. /* check if auto-negotiation complete */
  671. if (mdio_read(PHY_STAT_REG) & PHY_Auto_Nego_Comp) {
  672. udelay(100);
  673. option = RTL_R8(PHYstatus);
  674. if (option & _1000bpsF) {
  675. #ifdef DEBUG_RTL8169
  676. printf("%s: 1000Mbps Full-duplex operation.\n",
  677. dev->name);
  678. #endif
  679. } else {
  680. #ifdef DEBUG_RTL8169
  681. printf("%s: %sMbps %s-duplex operation.\n",
  682. dev->name,
  683. (option & _100bps) ? "100" :
  684. "10",
  685. (option & FullDup) ? "Full" :
  686. "Half");
  687. #endif
  688. }
  689. break;
  690. } else {
  691. udelay(100);
  692. }
  693. } /* end for-loop to wait for auto-negotiation process */
  694. } else {
  695. udelay(100);
  696. #ifdef DEBUG_RTL8169
  697. printf
  698. ("%s: 1000Mbps Full-duplex operation, TBI Link %s!\n",
  699. dev->name,
  700. (RTL_R32(TBICSR) & TBILinkOK) ? "OK" : "Failed");
  701. #endif
  702. }
  703. return 1;
  704. }
  705. int rtl8169_initialize(bd_t *bis)
  706. {
  707. pci_dev_t devno;
  708. int card_number = 0;
  709. struct eth_device *dev;
  710. u32 iobase;
  711. int idx=0;
  712. while(1){
  713. /* Find RTL8169 */
  714. if ((devno = pci_find_devices(supported, idx++)) < 0)
  715. break;
  716. pci_read_config_dword(devno, PCI_BASE_ADDRESS_1, &iobase);
  717. iobase &= ~0xf;
  718. debug ("rtl8169: REALTEK RTL8169 @0x%x\n", iobase);
  719. dev = (struct eth_device *)malloc(sizeof *dev);
  720. sprintf (dev->name, "RTL8169#%d", card_number);
  721. dev->priv = (void *) devno;
  722. dev->iobase = (int)pci_mem_to_phys(devno, iobase);
  723. dev->init = rtl_reset;
  724. dev->halt = rtl_halt;
  725. dev->send = rtl_send;
  726. dev->recv = rtl_recv;
  727. eth_register (dev);
  728. rtl_init(dev, bis);
  729. card_number++;
  730. }
  731. return card_number;
  732. }
  733. #endif