fec.c 25 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024
  1. /*
  2. * (C) Copyright 2000
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <malloc.h>
  25. #include <commproc.h>
  26. #include <net.h>
  27. #include <command.h>
  28. DECLARE_GLOBAL_DATA_PTR;
  29. #undef ET_DEBUG
  30. #if defined(CONFIG_CMD_NET) && \
  31. (defined(FEC_ENET) || defined(CONFIG_ETHER_ON_FEC1) || defined(CONFIG_ETHER_ON_FEC2))
  32. /* compatibility test, if only FEC_ENET defined assume ETHER on FEC1 */
  33. #if defined(FEC_ENET) && !defined(CONFIG_ETHER_ON_FEC1) && !defined(CONFIG_ETHER_ON_FEC2)
  34. #define CONFIG_ETHER_ON_FEC1 1
  35. #endif
  36. /* define WANT_MII when MII support is required */
  37. #if defined(CFG_DISCOVER_PHY) || defined(CONFIG_FEC1_PHY) || defined(CONFIG_FEC2_PHY)
  38. #define WANT_MII
  39. #else
  40. #undef WANT_MII
  41. #endif
  42. #if defined(WANT_MII)
  43. #include <miiphy.h>
  44. #if !(defined(CONFIG_MII) || defined(CONFIG_CMD_MII))
  45. #error "CONFIG_MII has to be defined!"
  46. #endif
  47. #endif
  48. #if defined(CONFIG_RMII) && !defined(WANT_MII)
  49. #error RMII support is unusable without a working PHY.
  50. #endif
  51. #ifdef CFG_DISCOVER_PHY
  52. static int mii_discover_phy(struct eth_device *dev);
  53. #endif
  54. int fec8xx_miiphy_read(char *devname, unsigned char addr,
  55. unsigned char reg, unsigned short *value);
  56. int fec8xx_miiphy_write(char *devname, unsigned char addr,
  57. unsigned char reg, unsigned short value);
  58. static struct ether_fcc_info_s
  59. {
  60. int ether_index;
  61. int fecp_offset;
  62. int phy_addr;
  63. int actual_phy_addr;
  64. int initialized;
  65. }
  66. ether_fcc_info[] = {
  67. #if defined(CONFIG_ETHER_ON_FEC1)
  68. {
  69. 0,
  70. offsetof(immap_t, im_cpm.cp_fec1),
  71. #if defined(CONFIG_FEC1_PHY)
  72. CONFIG_FEC1_PHY,
  73. #else
  74. -1, /* discover */
  75. #endif
  76. -1,
  77. 0,
  78. },
  79. #endif
  80. #if defined(CONFIG_ETHER_ON_FEC2)
  81. {
  82. 1,
  83. offsetof(immap_t, im_cpm.cp_fec2),
  84. #if defined(CONFIG_FEC2_PHY)
  85. CONFIG_FEC2_PHY,
  86. #else
  87. -1,
  88. #endif
  89. -1,
  90. 0,
  91. },
  92. #endif
  93. };
  94. /* Ethernet Transmit and Receive Buffers */
  95. #define DBUF_LENGTH 1520
  96. #define TX_BUF_CNT 2
  97. #define TOUT_LOOP 100
  98. #define PKT_MAXBUF_SIZE 1518
  99. #define PKT_MINBUF_SIZE 64
  100. #define PKT_MAXBLR_SIZE 1520
  101. #ifdef __GNUC__
  102. static char txbuf[DBUF_LENGTH] __attribute__ ((aligned(8)));
  103. #else
  104. #error txbuf must be aligned.
  105. #endif
  106. static uint rxIdx; /* index of the current RX buffer */
  107. static uint txIdx; /* index of the current TX buffer */
  108. /*
  109. * FEC Ethernet Tx and Rx buffer descriptors allocated at the
  110. * immr->udata_bd address on Dual-Port RAM
  111. * Provide for Double Buffering
  112. */
  113. typedef volatile struct CommonBufferDescriptor {
  114. cbd_t rxbd[PKTBUFSRX]; /* Rx BD */
  115. cbd_t txbd[TX_BUF_CNT]; /* Tx BD */
  116. } RTXBD;
  117. static RTXBD *rtx = NULL;
  118. static int fec_send(struct eth_device* dev, volatile void *packet, int length);
  119. static int fec_recv(struct eth_device* dev);
  120. static int fec_init(struct eth_device* dev, bd_t * bd);
  121. static void fec_halt(struct eth_device* dev);
  122. static void __mii_init(void);
  123. int fec_initialize(bd_t *bis)
  124. {
  125. struct eth_device* dev;
  126. struct ether_fcc_info_s *efis;
  127. int i;
  128. for (i = 0; i < sizeof(ether_fcc_info) / sizeof(ether_fcc_info[0]); i++) {
  129. dev = malloc(sizeof(*dev));
  130. if (dev == NULL)
  131. hang();
  132. memset(dev, 0, sizeof(*dev));
  133. /* for FEC1 make sure that the name of the interface is the same
  134. as the old one for compatibility reasons */
  135. if (i == 0) {
  136. sprintf (dev->name, "FEC ETHERNET");
  137. } else {
  138. sprintf (dev->name, "FEC%d ETHERNET",
  139. ether_fcc_info[i].ether_index + 1);
  140. }
  141. efis = &ether_fcc_info[i];
  142. /*
  143. * reset actual phy addr
  144. */
  145. efis->actual_phy_addr = -1;
  146. dev->priv = efis;
  147. dev->init = fec_init;
  148. dev->halt = fec_halt;
  149. dev->send = fec_send;
  150. dev->recv = fec_recv;
  151. eth_register(dev);
  152. #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
  153. miiphy_register(dev->name,
  154. fec8xx_miiphy_read, fec8xx_miiphy_write);
  155. #endif
  156. }
  157. return 1;
  158. }
  159. static int fec_send(struct eth_device* dev, volatile void *packet, int length)
  160. {
  161. int j, rc;
  162. struct ether_fcc_info_s *efis = dev->priv;
  163. volatile fec_t *fecp = (volatile fec_t *)(CFG_IMMR + efis->fecp_offset);
  164. /* section 16.9.23.3
  165. * Wait for ready
  166. */
  167. j = 0;
  168. while ((rtx->txbd[txIdx].cbd_sc & BD_ENET_TX_READY) && (j<TOUT_LOOP)) {
  169. udelay(1);
  170. j++;
  171. }
  172. if (j>=TOUT_LOOP) {
  173. printf("TX not ready\n");
  174. }
  175. rtx->txbd[txIdx].cbd_bufaddr = (uint)packet;
  176. rtx->txbd[txIdx].cbd_datlen = length;
  177. rtx->txbd[txIdx].cbd_sc |= BD_ENET_TX_READY | BD_ENET_TX_LAST;
  178. __asm__ ("eieio");
  179. /* Activate transmit Buffer Descriptor polling */
  180. fecp->fec_x_des_active = 0x01000000; /* Descriptor polling active */
  181. j = 0;
  182. while ((rtx->txbd[txIdx].cbd_sc & BD_ENET_TX_READY) && (j<TOUT_LOOP)) {
  183. #if defined(CONFIG_ICU862)
  184. udelay(10);
  185. #else
  186. udelay(1);
  187. #endif
  188. j++;
  189. }
  190. if (j>=TOUT_LOOP) {
  191. printf("TX timeout\n");
  192. }
  193. #ifdef ET_DEBUG
  194. printf("%s[%d] %s: cycles: %d status: %x retry cnt: %d\n",
  195. __FILE__,__LINE__,__FUNCTION__,j,rtx->txbd[txIdx].cbd_sc,
  196. (rtx->txbd[txIdx].cbd_sc & 0x003C)>>2);
  197. #endif
  198. /* return only status bits */;
  199. rc = (rtx->txbd[txIdx].cbd_sc & BD_ENET_TX_STATS);
  200. txIdx = (txIdx + 1) % TX_BUF_CNT;
  201. return rc;
  202. }
  203. static int fec_recv (struct eth_device *dev)
  204. {
  205. struct ether_fcc_info_s *efis = dev->priv;
  206. volatile fec_t *fecp =
  207. (volatile fec_t *) (CFG_IMMR + efis->fecp_offset);
  208. int length;
  209. for (;;) {
  210. /* section 16.9.23.2 */
  211. if (rtx->rxbd[rxIdx].cbd_sc & BD_ENET_RX_EMPTY) {
  212. length = -1;
  213. break; /* nothing received - leave for() loop */
  214. }
  215. length = rtx->rxbd[rxIdx].cbd_datlen;
  216. if (rtx->rxbd[rxIdx].cbd_sc & 0x003f) {
  217. #ifdef ET_DEBUG
  218. printf ("%s[%d] err: %x\n",
  219. __FUNCTION__, __LINE__,
  220. rtx->rxbd[rxIdx].cbd_sc);
  221. #endif
  222. } else {
  223. volatile uchar *rx = NetRxPackets[rxIdx];
  224. length -= 4;
  225. #if defined(CONFIG_CMD_CDP)
  226. if ((rx[0] & 1) != 0
  227. && memcmp ((uchar *) rx, NetBcastAddr, 6) != 0
  228. && memcmp ((uchar *) rx, NetCDPAddr, 6) != 0)
  229. rx = NULL;
  230. #endif
  231. /*
  232. * Pass the packet up to the protocol layers.
  233. */
  234. if (rx != NULL)
  235. NetReceive (rx, length);
  236. }
  237. /* Give the buffer back to the FEC. */
  238. rtx->rxbd[rxIdx].cbd_datlen = 0;
  239. /* wrap around buffer index when necessary */
  240. if ((rxIdx + 1) >= PKTBUFSRX) {
  241. rtx->rxbd[PKTBUFSRX - 1].cbd_sc =
  242. (BD_ENET_RX_WRAP | BD_ENET_RX_EMPTY);
  243. rxIdx = 0;
  244. } else {
  245. rtx->rxbd[rxIdx].cbd_sc = BD_ENET_RX_EMPTY;
  246. rxIdx++;
  247. }
  248. __asm__ ("eieio");
  249. /* Try to fill Buffer Descriptors */
  250. fecp->fec_r_des_active = 0x01000000; /* Descriptor polling active */
  251. }
  252. return length;
  253. }
  254. /**************************************************************
  255. *
  256. * FEC Ethernet Initialization Routine
  257. *
  258. *************************************************************/
  259. #define FEC_ECNTRL_PINMUX 0x00000004
  260. #define FEC_ECNTRL_ETHER_EN 0x00000002
  261. #define FEC_ECNTRL_RESET 0x00000001
  262. #define FEC_RCNTRL_BC_REJ 0x00000010
  263. #define FEC_RCNTRL_PROM 0x00000008
  264. #define FEC_RCNTRL_MII_MODE 0x00000004
  265. #define FEC_RCNTRL_DRT 0x00000002
  266. #define FEC_RCNTRL_LOOP 0x00000001
  267. #define FEC_TCNTRL_FDEN 0x00000004
  268. #define FEC_TCNTRL_HBC 0x00000002
  269. #define FEC_TCNTRL_GTS 0x00000001
  270. #define FEC_RESET_DELAY 50
  271. #if defined(CONFIG_RMII)
  272. static inline void fec_10Mbps(struct eth_device *dev)
  273. {
  274. struct ether_fcc_info_s *efis = dev->priv;
  275. int fecidx = efis->ether_index;
  276. uint mask = (fecidx == 0) ? 0x0000010 : 0x0000008;
  277. if ((unsigned int)fecidx >= 2)
  278. hang();
  279. ((volatile immap_t *)CFG_IMMR)->im_cpm.cp_cptr |= mask;
  280. }
  281. static inline void fec_100Mbps(struct eth_device *dev)
  282. {
  283. struct ether_fcc_info_s *efis = dev->priv;
  284. int fecidx = efis->ether_index;
  285. uint mask = (fecidx == 0) ? 0x0000010 : 0x0000008;
  286. if ((unsigned int)fecidx >= 2)
  287. hang();
  288. ((volatile immap_t *)CFG_IMMR)->im_cpm.cp_cptr &= ~mask;
  289. }
  290. #endif
  291. static inline void fec_full_duplex(struct eth_device *dev)
  292. {
  293. struct ether_fcc_info_s *efis = dev->priv;
  294. volatile fec_t *fecp = (volatile fec_t *)(CFG_IMMR + efis->fecp_offset);
  295. fecp->fec_r_cntrl &= ~FEC_RCNTRL_DRT;
  296. fecp->fec_x_cntrl |= FEC_TCNTRL_FDEN; /* FD enable */
  297. }
  298. static inline void fec_half_duplex(struct eth_device *dev)
  299. {
  300. struct ether_fcc_info_s *efis = dev->priv;
  301. volatile fec_t *fecp = (volatile fec_t *)(CFG_IMMR + efis->fecp_offset);
  302. fecp->fec_r_cntrl |= FEC_RCNTRL_DRT;
  303. fecp->fec_x_cntrl &= ~FEC_TCNTRL_FDEN; /* FD disable */
  304. }
  305. static void fec_pin_init(int fecidx)
  306. {
  307. bd_t *bd = gd->bd;
  308. volatile immap_t *immr = (immap_t *) CFG_IMMR;
  309. volatile fec_t *fecp;
  310. /*
  311. * only two FECs please
  312. */
  313. if ((unsigned int)fecidx >= 2)
  314. hang();
  315. if (fecidx == 0)
  316. fecp = &immr->im_cpm.cp_fec1;
  317. else
  318. fecp = &immr->im_cpm.cp_fec2;
  319. /*
  320. * Set MII speed to 2.5 MHz or slightly below.
  321. * * According to the MPC860T (Rev. D) Fast ethernet controller user
  322. * * manual (6.2.14),
  323. * * the MII management interface clock must be less than or equal
  324. * * to 2.5 MHz.
  325. * * This MDC frequency is equal to system clock / (2 * MII_SPEED).
  326. * * Then MII_SPEED = system_clock / 2 * 2,5 Mhz.
  327. *
  328. * All MII configuration is done via FEC1 registers:
  329. */
  330. immr->im_cpm.cp_fec1.fec_mii_speed = ((bd->bi_intfreq + 4999999) / 5000000) << 1;
  331. #if defined(CONFIG_NETTA) || defined(CONFIG_NETPHONE) || defined(CONFIG_NETTA2)
  332. /* our PHYs are the limit at 2.5 MHz */
  333. fecp->fec_mii_speed <<= 1;
  334. #endif
  335. #if defined(CONFIG_MPC885_FAMILY) && defined(WANT_MII)
  336. /* use MDC for MII */
  337. immr->im_ioport.iop_pdpar |= 0x0080;
  338. immr->im_ioport.iop_pddir &= ~0x0080;
  339. #endif
  340. if (fecidx == 0) {
  341. #if defined(CONFIG_ETHER_ON_FEC1)
  342. #if defined(CONFIG_MPC885_FAMILY) /* MPC87x/88x have got 2 FECs and different pinout */
  343. #if !defined(CONFIG_RMII)
  344. immr->im_ioport.iop_papar |= 0xf830;
  345. immr->im_ioport.iop_padir |= 0x0830;
  346. immr->im_ioport.iop_padir &= ~0xf000;
  347. immr->im_cpm.cp_pbpar |= 0x00001001;
  348. immr->im_cpm.cp_pbdir &= ~0x00001001;
  349. immr->im_ioport.iop_pcpar |= 0x000c;
  350. immr->im_ioport.iop_pcdir &= ~0x000c;
  351. immr->im_cpm.cp_pepar |= 0x00000003;
  352. immr->im_cpm.cp_pedir |= 0x00000003;
  353. immr->im_cpm.cp_peso &= ~0x00000003;
  354. immr->im_cpm.cp_cptr &= ~0x00000100;
  355. #else
  356. #if !defined(CONFIG_FEC1_PHY_NORXERR)
  357. immr->im_ioport.iop_papar |= 0x1000;
  358. immr->im_ioport.iop_padir &= ~0x1000;
  359. #endif
  360. immr->im_ioport.iop_papar |= 0xe810;
  361. immr->im_ioport.iop_padir |= 0x0810;
  362. immr->im_ioport.iop_padir &= ~0xe000;
  363. immr->im_cpm.cp_pbpar |= 0x00000001;
  364. immr->im_cpm.cp_pbdir &= ~0x00000001;
  365. immr->im_cpm.cp_cptr |= 0x00000100;
  366. immr->im_cpm.cp_cptr &= ~0x00000050;
  367. #endif /* !CONFIG_RMII */
  368. #elif !defined(CONFIG_ICU862) && !defined(CONFIG_IAD210)
  369. /*
  370. * Configure all of port D for MII.
  371. */
  372. immr->im_ioport.iop_pdpar = 0x1fff;
  373. /*
  374. * Bits moved from Rev. D onward
  375. */
  376. if ((get_immr(0) & 0xffff) < 0x0501)
  377. immr->im_ioport.iop_pddir = 0x1c58; /* Pre rev. D */
  378. else
  379. immr->im_ioport.iop_pddir = 0x1fff; /* Rev. D and later */
  380. #else
  381. /*
  382. * Configure port A for MII.
  383. */
  384. #if defined(CONFIG_ICU862) && defined(CFG_DISCOVER_PHY)
  385. /*
  386. * On the ICU862 board the MII-MDC pin is routed to PD8 pin
  387. * * of CPU, so for this board we need to configure Utopia and
  388. * * enable PD8 to MII-MDC function
  389. */
  390. immr->im_ioport.iop_pdpar |= 0x4080;
  391. #endif
  392. /*
  393. * Has Utopia been configured?
  394. */
  395. if (immr->im_ioport.iop_pdpar & (0x8000 >> 1)) {
  396. /*
  397. * YES - Use MUXED mode for UTOPIA bus.
  398. * This frees Port A for use by MII (see 862UM table 41-6).
  399. */
  400. immr->im_ioport.utmode &= ~0x80;
  401. } else {
  402. /*
  403. * NO - set SPLIT mode for UTOPIA bus.
  404. *
  405. * This doesn't really effect UTOPIA (which isn't
  406. * enabled anyway) but just tells the 862
  407. * to use port A for MII (see 862UM table 41-6).
  408. */
  409. immr->im_ioport.utmode |= 0x80;
  410. }
  411. #endif /* !defined(CONFIG_ICU862) */
  412. #endif /* CONFIG_ETHER_ON_FEC1 */
  413. } else if (fecidx == 1) {
  414. #if defined(CONFIG_ETHER_ON_FEC2)
  415. #if defined(CONFIG_MPC885_FAMILY) /* MPC87x/88x have got 2 FECs and different pinout */
  416. #if !defined(CONFIG_RMII)
  417. immr->im_cpm.cp_pepar |= 0x0003fffc;
  418. immr->im_cpm.cp_pedir |= 0x0003fffc;
  419. immr->im_cpm.cp_peso &= ~0x000087fc;
  420. immr->im_cpm.cp_peso |= 0x00037800;
  421. immr->im_cpm.cp_cptr &= ~0x00000080;
  422. #else
  423. #if !defined(CONFIG_FEC2_PHY_NORXERR)
  424. immr->im_cpm.cp_pepar |= 0x00000010;
  425. immr->im_cpm.cp_pedir |= 0x00000010;
  426. immr->im_cpm.cp_peso &= ~0x00000010;
  427. #endif
  428. immr->im_cpm.cp_pepar |= 0x00039620;
  429. immr->im_cpm.cp_pedir |= 0x00039620;
  430. immr->im_cpm.cp_peso |= 0x00031000;
  431. immr->im_cpm.cp_peso &= ~0x00008620;
  432. immr->im_cpm.cp_cptr |= 0x00000080;
  433. immr->im_cpm.cp_cptr &= ~0x00000028;
  434. #endif /* CONFIG_RMII */
  435. #endif /* CONFIG_MPC885_FAMILY */
  436. #endif /* CONFIG_ETHER_ON_FEC2 */
  437. }
  438. }
  439. static int fec_reset(volatile fec_t *fecp)
  440. {
  441. int i;
  442. /* Whack a reset.
  443. * A delay is required between a reset of the FEC block and
  444. * initialization of other FEC registers because the reset takes
  445. * some time to complete. If you don't delay, subsequent writes
  446. * to FEC registers might get killed by the reset routine which is
  447. * still in progress.
  448. */
  449. fecp->fec_ecntrl = FEC_ECNTRL_PINMUX | FEC_ECNTRL_RESET;
  450. for (i = 0;
  451. (fecp->fec_ecntrl & FEC_ECNTRL_RESET) && (i < FEC_RESET_DELAY);
  452. ++i) {
  453. udelay (1);
  454. }
  455. if (i == FEC_RESET_DELAY)
  456. return -1;
  457. return 0;
  458. }
  459. static int fec_init (struct eth_device *dev, bd_t * bd)
  460. {
  461. struct ether_fcc_info_s *efis = dev->priv;
  462. volatile immap_t *immr = (immap_t *) CFG_IMMR;
  463. volatile fec_t *fecp =
  464. (volatile fec_t *) (CFG_IMMR + efis->fecp_offset);
  465. int i;
  466. if (efis->ether_index == 0) {
  467. #if defined(CONFIG_FADS) /* FADS family uses FPGA (BCSR) to control PHYs */
  468. #if defined(CONFIG_MPC885ADS)
  469. *(vu_char *) BCSR5 &= ~(BCSR5_MII1_EN | BCSR5_MII1_RST);
  470. #else
  471. /* configure FADS for fast (FEC) ethernet, half-duplex */
  472. /* The LXT970 needs about 50ms to recover from reset, so
  473. * wait for it by discovering the PHY before leaving eth_init().
  474. */
  475. {
  476. volatile uint *bcsr4 = (volatile uint *) BCSR4;
  477. *bcsr4 = (*bcsr4 & ~(BCSR4_FETH_EN | BCSR4_FETHCFG1))
  478. | (BCSR4_FETHCFG0 | BCSR4_FETHFDE |
  479. BCSR4_FETHRST);
  480. /* reset the LXT970 PHY */
  481. *bcsr4 &= ~BCSR4_FETHRST;
  482. udelay (10);
  483. *bcsr4 |= BCSR4_FETHRST;
  484. udelay (10);
  485. }
  486. #endif /* CONFIG_MPC885ADS */
  487. #endif /* CONFIG_FADS */
  488. }
  489. #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
  490. /* the MII interface is connected to FEC1
  491. * so for the miiphy_xxx function to work we must
  492. * call mii_init since fec_halt messes the thing up
  493. */
  494. if (efis->ether_index != 0)
  495. __mii_init();
  496. #endif
  497. if (fec_reset(fecp) < 0)
  498. printf ("FEC_RESET_DELAY timeout\n");
  499. /* We use strictly polling mode only
  500. */
  501. fecp->fec_imask = 0;
  502. /* Clear any pending interrupt
  503. */
  504. fecp->fec_ievent = 0xffc0;
  505. /* No need to set the IVEC register */
  506. /* Set station address
  507. */
  508. #define ea dev->enetaddr
  509. fecp->fec_addr_low = (ea[0] << 24) | (ea[1] << 16) | (ea[2] << 8) | (ea[3]);
  510. fecp->fec_addr_high = (ea[4] << 8) | (ea[5]);
  511. #undef ea
  512. #if defined(CONFIG_CMD_CDP)
  513. /*
  514. * Turn on multicast address hash table
  515. */
  516. fecp->fec_hash_table_high = 0xffffffff;
  517. fecp->fec_hash_table_low = 0xffffffff;
  518. #else
  519. /* Clear multicast address hash table
  520. */
  521. fecp->fec_hash_table_high = 0;
  522. fecp->fec_hash_table_low = 0;
  523. #endif
  524. /* Set maximum receive buffer size.
  525. */
  526. fecp->fec_r_buff_size = PKT_MAXBLR_SIZE;
  527. /* Set maximum frame length
  528. */
  529. fecp->fec_r_hash = PKT_MAXBUF_SIZE;
  530. /*
  531. * Setup Buffers and Buffer Desriptors
  532. */
  533. rxIdx = 0;
  534. txIdx = 0;
  535. if (!rtx) {
  536. #ifdef CFG_ALLOC_DPRAM
  537. rtx = (RTXBD *) (immr->im_cpm.cp_dpmem +
  538. dpram_alloc_align (sizeof (RTXBD), 8));
  539. #else
  540. rtx = (RTXBD *) (immr->im_cpm.cp_dpmem + CPM_FEC_BASE);
  541. #endif
  542. }
  543. /*
  544. * Setup Receiver Buffer Descriptors (13.14.24.18)
  545. * Settings:
  546. * Empty, Wrap
  547. */
  548. for (i = 0; i < PKTBUFSRX; i++) {
  549. rtx->rxbd[i].cbd_sc = BD_ENET_RX_EMPTY;
  550. rtx->rxbd[i].cbd_datlen = 0; /* Reset */
  551. rtx->rxbd[i].cbd_bufaddr = (uint) NetRxPackets[i];
  552. }
  553. rtx->rxbd[PKTBUFSRX - 1].cbd_sc |= BD_ENET_RX_WRAP;
  554. /*
  555. * Setup Ethernet Transmitter Buffer Descriptors (13.14.24.19)
  556. * Settings:
  557. * Last, Tx CRC
  558. */
  559. for (i = 0; i < TX_BUF_CNT; i++) {
  560. rtx->txbd[i].cbd_sc = BD_ENET_TX_LAST | BD_ENET_TX_TC;
  561. rtx->txbd[i].cbd_datlen = 0; /* Reset */
  562. rtx->txbd[i].cbd_bufaddr = (uint) (&txbuf[0]);
  563. }
  564. rtx->txbd[TX_BUF_CNT - 1].cbd_sc |= BD_ENET_TX_WRAP;
  565. /* Set receive and transmit descriptor base
  566. */
  567. fecp->fec_r_des_start = (unsigned int) (&rtx->rxbd[0]);
  568. fecp->fec_x_des_start = (unsigned int) (&rtx->txbd[0]);
  569. /* Enable MII mode
  570. */
  571. #if 0 /* Full duplex mode */
  572. fecp->fec_r_cntrl = FEC_RCNTRL_MII_MODE;
  573. fecp->fec_x_cntrl = FEC_TCNTRL_FDEN;
  574. #else /* Half duplex mode */
  575. fecp->fec_r_cntrl = FEC_RCNTRL_MII_MODE | FEC_RCNTRL_DRT;
  576. fecp->fec_x_cntrl = 0;
  577. #endif
  578. /* Enable big endian and don't care about SDMA FC.
  579. */
  580. fecp->fec_fun_code = 0x78000000;
  581. /*
  582. * Setup the pin configuration of the FEC
  583. */
  584. fec_pin_init (efis->ether_index);
  585. rxIdx = 0;
  586. txIdx = 0;
  587. /*
  588. * Now enable the transmit and receive processing
  589. */
  590. fecp->fec_ecntrl = FEC_ECNTRL_PINMUX | FEC_ECNTRL_ETHER_EN;
  591. if (efis->phy_addr == -1) {
  592. #ifdef CFG_DISCOVER_PHY
  593. /*
  594. * wait for the PHY to wake up after reset
  595. */
  596. efis->actual_phy_addr = mii_discover_phy (dev);
  597. if (efis->actual_phy_addr == -1) {
  598. printf ("Unable to discover phy!\n");
  599. return -1;
  600. }
  601. #else
  602. efis->actual_phy_addr = -1;
  603. #endif
  604. } else {
  605. efis->actual_phy_addr = efis->phy_addr;
  606. }
  607. #if defined(CONFIG_MII) && defined(CONFIG_RMII)
  608. /*
  609. * adapt the RMII speed to the speed of the phy
  610. */
  611. if (miiphy_speed (dev->name, efis->actual_phy_addr) == _100BASET) {
  612. fec_100Mbps (dev);
  613. } else {
  614. fec_10Mbps (dev);
  615. }
  616. #endif
  617. #if defined(CONFIG_MII)
  618. /*
  619. * adapt to the half/full speed settings
  620. */
  621. if (miiphy_duplex (dev->name, efis->actual_phy_addr) == FULL) {
  622. fec_full_duplex (dev);
  623. } else {
  624. fec_half_duplex (dev);
  625. }
  626. #endif
  627. /* And last, try to fill Rx Buffer Descriptors */
  628. fecp->fec_r_des_active = 0x01000000; /* Descriptor polling active */
  629. efis->initialized = 1;
  630. return 0;
  631. }
  632. static void fec_halt(struct eth_device* dev)
  633. {
  634. struct ether_fcc_info_s *efis = dev->priv;
  635. volatile fec_t *fecp = (volatile fec_t *)(CFG_IMMR + efis->fecp_offset);
  636. int i;
  637. /* avoid halt if initialized; mii gets stuck otherwise */
  638. if (!efis->initialized)
  639. return;
  640. /* Whack a reset.
  641. * A delay is required between a reset of the FEC block and
  642. * initialization of other FEC registers because the reset takes
  643. * some time to complete. If you don't delay, subsequent writes
  644. * to FEC registers might get killed by the reset routine which is
  645. * still in progress.
  646. */
  647. fecp->fec_ecntrl = FEC_ECNTRL_PINMUX | FEC_ECNTRL_RESET;
  648. for (i = 0;
  649. (fecp->fec_ecntrl & FEC_ECNTRL_RESET) && (i < FEC_RESET_DELAY);
  650. ++i) {
  651. udelay (1);
  652. }
  653. if (i == FEC_RESET_DELAY) {
  654. printf ("FEC_RESET_DELAY timeout\n");
  655. return;
  656. }
  657. efis->initialized = 0;
  658. }
  659. #if defined(CFG_DISCOVER_PHY) || defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
  660. /* Make MII read/write commands for the FEC.
  661. */
  662. #define mk_mii_read(ADDR, REG) (0x60020000 | ((ADDR << 23) | \
  663. (REG & 0x1f) << 18))
  664. #define mk_mii_write(ADDR, REG, VAL) (0x50020000 | ((ADDR << 23) | \
  665. (REG & 0x1f) << 18) | \
  666. (VAL & 0xffff))
  667. /* Interrupt events/masks.
  668. */
  669. #define FEC_ENET_HBERR ((uint)0x80000000) /* Heartbeat error */
  670. #define FEC_ENET_BABR ((uint)0x40000000) /* Babbling receiver */
  671. #define FEC_ENET_BABT ((uint)0x20000000) /* Babbling transmitter */
  672. #define FEC_ENET_GRA ((uint)0x10000000) /* Graceful stop complete */
  673. #define FEC_ENET_TXF ((uint)0x08000000) /* Full frame transmitted */
  674. #define FEC_ENET_TXB ((uint)0x04000000) /* A buffer was transmitted */
  675. #define FEC_ENET_RXF ((uint)0x02000000) /* Full frame received */
  676. #define FEC_ENET_RXB ((uint)0x01000000) /* A buffer was received */
  677. #define FEC_ENET_MII ((uint)0x00800000) /* MII interrupt */
  678. #define FEC_ENET_EBERR ((uint)0x00400000) /* SDMA bus error */
  679. /* PHY identification
  680. */
  681. #define PHY_ID_LXT970 0x78100000 /* LXT970 */
  682. #define PHY_ID_LXT971 0x001378e0 /* LXT971 and 972 */
  683. #define PHY_ID_82555 0x02a80150 /* Intel 82555 */
  684. #define PHY_ID_QS6612 0x01814400 /* QS6612 */
  685. #define PHY_ID_AMD79C784 0x00225610 /* AMD 79C784 */
  686. #define PHY_ID_LSI80225 0x0016f870 /* LSI 80225 */
  687. #define PHY_ID_LSI80225B 0x0016f880 /* LSI 80225/B */
  688. #define PHY_ID_DM9161 0x0181B880 /* Davicom DM9161 */
  689. #define PHY_ID_KSM8995M 0x00221450 /* MICREL KS8995MA */
  690. /* send command to phy using mii, wait for result */
  691. static uint
  692. mii_send(uint mii_cmd)
  693. {
  694. uint mii_reply;
  695. volatile fec_t *ep;
  696. int cnt;
  697. ep = &(((immap_t *)CFG_IMMR)->im_cpm.cp_fec);
  698. ep->fec_mii_data = mii_cmd; /* command to phy */
  699. /* wait for mii complete */
  700. cnt = 0;
  701. while (!(ep->fec_ievent & FEC_ENET_MII)) {
  702. if (++cnt > 1000) {
  703. printf("mii_send STUCK!\n");
  704. break;
  705. }
  706. }
  707. mii_reply = ep->fec_mii_data; /* result from phy */
  708. ep->fec_ievent = FEC_ENET_MII; /* clear MII complete */
  709. #if 0
  710. printf("%s[%d] %s: sent=0x%8.8x, reply=0x%8.8x\n",
  711. __FILE__,__LINE__,__FUNCTION__,mii_cmd,mii_reply);
  712. #endif
  713. return (mii_reply & 0xffff); /* data read from phy */
  714. }
  715. #endif
  716. #if defined(CFG_DISCOVER_PHY)
  717. static int mii_discover_phy(struct eth_device *dev)
  718. {
  719. #define MAX_PHY_PASSES 11
  720. uint phyno;
  721. int pass;
  722. uint phytype;
  723. int phyaddr;
  724. phyaddr = -1; /* didn't find a PHY yet */
  725. for (pass = 1; pass <= MAX_PHY_PASSES && phyaddr < 0; ++pass) {
  726. if (pass > 1) {
  727. /* PHY may need more time to recover from reset.
  728. * The LXT970 needs 50ms typical, no maximum is
  729. * specified, so wait 10ms before try again.
  730. * With 11 passes this gives it 100ms to wake up.
  731. */
  732. udelay(10000); /* wait 10ms */
  733. }
  734. for (phyno = 0; phyno < 32 && phyaddr < 0; ++phyno) {
  735. phytype = mii_send(mk_mii_read(phyno, PHY_PHYIDR2));
  736. #ifdef ET_DEBUG
  737. printf("PHY type 0x%x pass %d type ", phytype, pass);
  738. #endif
  739. if (phytype != 0xffff) {
  740. phyaddr = phyno;
  741. phytype |= mii_send(mk_mii_read(phyno,
  742. PHY_PHYIDR1)) << 16;
  743. #ifdef ET_DEBUG
  744. printf("PHY @ 0x%x pass %d type ",phyno,pass);
  745. switch (phytype & 0xfffffff0) {
  746. case PHY_ID_LXT970:
  747. printf("LXT970\n");
  748. break;
  749. case PHY_ID_LXT971:
  750. printf("LXT971\n");
  751. break;
  752. case PHY_ID_82555:
  753. printf("82555\n");
  754. break;
  755. case PHY_ID_QS6612:
  756. printf("QS6612\n");
  757. break;
  758. case PHY_ID_AMD79C784:
  759. printf("AMD79C784\n");
  760. break;
  761. case PHY_ID_LSI80225B:
  762. printf("LSI L80225/B\n");
  763. break;
  764. case PHY_ID_DM9161:
  765. printf("Davicom DM9161\n");
  766. break;
  767. case PHY_ID_KSM8995M:
  768. printf("MICREL KS8995M\n");
  769. break;
  770. default:
  771. printf("0x%08x\n", phytype);
  772. break;
  773. }
  774. #endif
  775. }
  776. }
  777. }
  778. if (phyaddr < 0) {
  779. printf("No PHY device found.\n");
  780. }
  781. return phyaddr;
  782. }
  783. #endif /* CFG_DISCOVER_PHY */
  784. #if (defined(CONFIG_MII) || defined(CONFIG_CMD_MII)) && !defined(CONFIG_BITBANGMII)
  785. /****************************************************************************
  786. * mii_init -- Initialize the MII via FEC 1 for MII command without ethernet
  787. * This function is a subset of eth_init
  788. ****************************************************************************
  789. */
  790. static void __mii_init(void)
  791. {
  792. volatile immap_t *immr = (immap_t *) CFG_IMMR;
  793. volatile fec_t *fecp = &(immr->im_cpm.cp_fec);
  794. if (fec_reset(fecp) < 0)
  795. printf ("FEC_RESET_DELAY timeout\n");
  796. /* We use strictly polling mode only
  797. */
  798. fecp->fec_imask = 0;
  799. /* Clear any pending interrupt
  800. */
  801. fecp->fec_ievent = 0xffc0;
  802. /* Now enable the transmit and receive processing
  803. */
  804. fecp->fec_ecntrl = FEC_ECNTRL_PINMUX | FEC_ECNTRL_ETHER_EN;
  805. }
  806. void mii_init (void)
  807. {
  808. int i;
  809. __mii_init();
  810. /* Setup the pin configuration of the FEC(s)
  811. */
  812. for (i = 0; i < sizeof(ether_fcc_info) / sizeof(ether_fcc_info[0]); i++)
  813. fec_pin_init(ether_fcc_info[i].ether_index);
  814. }
  815. /*****************************************************************************
  816. * Read and write a MII PHY register, routines used by MII Utilities
  817. *
  818. * FIXME: These routines are expected to return 0 on success, but mii_send
  819. * does _not_ return an error code. Maybe 0xFFFF means error, i.e.
  820. * no PHY connected...
  821. * For now always return 0.
  822. * FIXME: These routines only work after calling eth_init() at least once!
  823. * Otherwise they hang in mii_send() !!! Sorry!
  824. *****************************************************************************/
  825. int fec8xx_miiphy_read(char *devname, unsigned char addr,
  826. unsigned char reg, unsigned short *value)
  827. {
  828. short rdreg; /* register working value */
  829. #ifdef MII_DEBUG
  830. printf ("miiphy_read(0x%x) @ 0x%x = ", reg, addr);
  831. #endif
  832. rdreg = mii_send(mk_mii_read(addr, reg));
  833. *value = rdreg;
  834. #ifdef MII_DEBUG
  835. printf ("0x%04x\n", *value);
  836. #endif
  837. return 0;
  838. }
  839. int fec8xx_miiphy_write(char *devname, unsigned char addr,
  840. unsigned char reg, unsigned short value)
  841. {
  842. short rdreg; /* register working value */
  843. #ifdef MII_DEBUG
  844. printf ("miiphy_write(0x%x) @ 0x%x = ", reg, addr);
  845. #endif
  846. rdreg = mii_send(mk_mii_write(addr, reg, value));
  847. #ifdef MII_DEBUG
  848. printf ("0x%04x\n", value);
  849. #endif
  850. return 0;
  851. }
  852. #endif
  853. #endif