mpc83xx.h 41 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250
  1. /*
  2. * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. */
  12. #ifndef __MPC83XX_H__
  13. #define __MPC83XX_H__
  14. #include <config.h>
  15. #include <asm/fsl_lbc.h>
  16. #if defined(CONFIG_E300)
  17. #include <asm/e300.h>
  18. #endif
  19. /* MPC83xx cpu provide RCR register to do reset thing specially
  20. */
  21. #define MPC83xx_RESET
  22. /* System reset offset (PowerPC standard)
  23. */
  24. #define EXC_OFF_SYS_RESET 0x0100
  25. #define _START_OFFSET EXC_OFF_SYS_RESET
  26. /* IMMRBAR - Internal Memory Register Base Address
  27. */
  28. #define CONFIG_DEFAULT_IMMR 0xFF400000 /* Default IMMR base address */
  29. #define IMMRBAR 0x0000 /* Register offset to immr */
  30. #define IMMRBAR_BASE_ADDR 0xFFF00000 /* Base address mask */
  31. #define IMMRBAR_RES ~(IMMRBAR_BASE_ADDR)
  32. /* LAWBAR - Local Access Window Base Address Register
  33. */
  34. #define LBLAWBAR0 0x0020 /* Register offset to immr */
  35. #define LBLAWAR0 0x0024
  36. #define LBLAWBAR1 0x0028
  37. #define LBLAWAR1 0x002C
  38. #define LBLAWBAR2 0x0030
  39. #define LBLAWAR2 0x0034
  40. #define LBLAWBAR3 0x0038
  41. #define LBLAWAR3 0x003C
  42. #define LAWBAR_BAR 0xFFFFF000 /* Base address mask */
  43. /* SPRIDR - System Part and Revision ID Register
  44. */
  45. #define SPRIDR_PARTID 0xFFFF0000 /* Part Id */
  46. #define SPRIDR_REVID 0x0000FFFF /* Revision Id */
  47. #if defined(CONFIG_MPC834X)
  48. #define REVID_MAJOR(spridr) ((spridr & 0x0000FF00) >> 8)
  49. #define REVID_MINOR(spridr) (spridr & 0x000000FF)
  50. #else
  51. #define REVID_MAJOR(spridr) ((spridr & 0x000000F0) >> 4)
  52. #define REVID_MINOR(spridr) (spridr & 0x0000000F)
  53. #endif
  54. #define PARTID_NO_E(spridr) ((spridr & 0xFFFE0000) >> 16)
  55. #define SPR_FAMILY(spridr) ((spridr & 0xFFF00000) >> 20)
  56. #define SPR_831X_FAMILY 0x80B
  57. #define SPR_8311 0x80B2
  58. #define SPR_8313 0x80B0
  59. #define SPR_8314 0x80B6
  60. #define SPR_8315 0x80B4
  61. #define SPR_832X_FAMILY 0x806
  62. #define SPR_8321 0x8066
  63. #define SPR_8323 0x8062
  64. #define SPR_834X_FAMILY 0x803
  65. #define SPR_8343 0x8036
  66. #define SPR_8347_TBGA_ 0x8032
  67. #define SPR_8347_PBGA_ 0x8034
  68. #define SPR_8349 0x8030
  69. #define SPR_836X_FAMILY 0x804
  70. #define SPR_8358_TBGA_ 0x804A
  71. #define SPR_8358_PBGA_ 0x804E
  72. #define SPR_8360 0x8048
  73. #define SPR_837X_FAMILY 0x80C
  74. #define SPR_8377 0x80C6
  75. #define SPR_8378 0x80C4
  76. #define SPR_8379 0x80C2
  77. /* SPCR - System Priority Configuration Register
  78. */
  79. #define SPCR_PCIHPE 0x10000000 /* PCI Highest Priority Enable */
  80. #define SPCR_PCIHPE_SHIFT (31-3)
  81. #define SPCR_PCIPR 0x03000000 /* PCI bridge system bus request priority */
  82. #define SPCR_PCIPR_SHIFT (31-7)
  83. #define SPCR_OPT 0x00800000 /* Optimize */
  84. #define SPCR_OPT_SHIFT (31-8)
  85. #define SPCR_TBEN 0x00400000 /* E300 PowerPC core time base unit enable */
  86. #define SPCR_TBEN_SHIFT (31-9)
  87. #define SPCR_COREPR 0x00300000 /* E300 PowerPC Core system bus request priority */
  88. #define SPCR_COREPR_SHIFT (31-11)
  89. #if defined(CONFIG_MPC834X)
  90. /* SPCR bits - MPC8349 specific */
  91. #define SPCR_TSEC1DP 0x00003000 /* TSEC1 data priority */
  92. #define SPCR_TSEC1DP_SHIFT (31-19)
  93. #define SPCR_TSEC1BDP 0x00000C00 /* TSEC1 buffer descriptor priority */
  94. #define SPCR_TSEC1BDP_SHIFT (31-21)
  95. #define SPCR_TSEC1EP 0x00000300 /* TSEC1 emergency priority */
  96. #define SPCR_TSEC1EP_SHIFT (31-23)
  97. #define SPCR_TSEC2DP 0x00000030 /* TSEC2 data priority */
  98. #define SPCR_TSEC2DP_SHIFT (31-27)
  99. #define SPCR_TSEC2BDP 0x0000000C /* TSEC2 buffer descriptor priority */
  100. #define SPCR_TSEC2BDP_SHIFT (31-29)
  101. #define SPCR_TSEC2EP 0x00000003 /* TSEC2 emergency priority */
  102. #define SPCR_TSEC2EP_SHIFT (31-31)
  103. #elif defined(CONFIG_MPC831X) || defined(CONFIG_MPC837X)
  104. /* SPCR bits - MPC831x and MPC837x specific */
  105. #define SPCR_TSECDP 0x00003000 /* TSEC data priority */
  106. #define SPCR_TSECDP_SHIFT (31-19)
  107. #define SPCR_TSECBDP 0x00000C00 /* TSEC buffer descriptor priority */
  108. #define SPCR_TSECBDP_SHIFT (31-21)
  109. #define SPCR_TSECEP 0x00000300 /* TSEC emergency priority */
  110. #define SPCR_TSECEP_SHIFT (31-23)
  111. #endif
  112. /* SICRL/H - System I/O Configuration Register Low/High
  113. */
  114. #if defined(CONFIG_MPC834X)
  115. /* SICRL bits - MPC8349 specific */
  116. #define SICRL_LDP_A 0x80000000
  117. #define SICRL_USB1 0x40000000
  118. #define SICRL_USB0 0x20000000
  119. #define SICRL_UART 0x0C000000
  120. #define SICRL_GPIO1_A 0x02000000
  121. #define SICRL_GPIO1_B 0x01000000
  122. #define SICRL_GPIO1_C 0x00800000
  123. #define SICRL_GPIO1_D 0x00400000
  124. #define SICRL_GPIO1_E 0x00200000
  125. #define SICRL_GPIO1_F 0x00180000
  126. #define SICRL_GPIO1_G 0x00040000
  127. #define SICRL_GPIO1_H 0x00020000
  128. #define SICRL_GPIO1_I 0x00010000
  129. #define SICRL_GPIO1_J 0x00008000
  130. #define SICRL_GPIO1_K 0x00004000
  131. #define SICRL_GPIO1_L 0x00003000
  132. /* SICRH bits - MPC8349 specific */
  133. #define SICRH_DDR 0x80000000
  134. #define SICRH_TSEC1_A 0x10000000
  135. #define SICRH_TSEC1_B 0x08000000
  136. #define SICRH_TSEC1_C 0x04000000
  137. #define SICRH_TSEC1_D 0x02000000
  138. #define SICRH_TSEC1_E 0x01000000
  139. #define SICRH_TSEC1_F 0x00800000
  140. #define SICRH_TSEC2_A 0x00400000
  141. #define SICRH_TSEC2_B 0x00200000
  142. #define SICRH_TSEC2_C 0x00100000
  143. #define SICRH_TSEC2_D 0x00080000
  144. #define SICRH_TSEC2_E 0x00040000
  145. #define SICRH_TSEC2_F 0x00020000
  146. #define SICRH_TSEC2_G 0x00010000
  147. #define SICRH_TSEC2_H 0x00008000
  148. #define SICRH_GPIO2_A 0x00004000
  149. #define SICRH_GPIO2_B 0x00002000
  150. #define SICRH_GPIO2_C 0x00001000
  151. #define SICRH_GPIO2_D 0x00000800
  152. #define SICRH_GPIO2_E 0x00000400
  153. #define SICRH_GPIO2_F 0x00000200
  154. #define SICRH_GPIO2_G 0x00000180
  155. #define SICRH_GPIO2_H 0x00000060
  156. #define SICRH_TSOBI1 0x00000002
  157. #define SICRH_TSOBI2 0x00000001
  158. #elif defined(CONFIG_MPC8360)
  159. /* SICRL bits - MPC8360 specific */
  160. #define SICRL_LDP_A 0xC0000000
  161. #define SICRL_LCLK_1 0x10000000
  162. #define SICRL_LCLK_2 0x08000000
  163. #define SICRL_SRCID_A 0x03000000
  164. #define SICRL_IRQ_CKSTP_A 0x00C00000
  165. /* SICRH bits - MPC8360 specific */
  166. #define SICRH_DDR 0x80000000
  167. #define SICRH_SECONDARY_DDR 0x40000000
  168. #define SICRH_SDDROE 0x20000000
  169. #define SICRH_IRQ3 0x10000000
  170. #define SICRH_UC1EOBI 0x00000004
  171. #define SICRH_UC2E1OBI 0x00000002
  172. #define SICRH_UC2E2OBI 0x00000001
  173. #elif defined(CONFIG_MPC832X)
  174. /* SICRL bits - MPC832X specific */
  175. #define SICRL_LDP_LCS_A 0x80000000
  176. #define SICRL_IRQ_CKS 0x20000000
  177. #define SICRL_PCI_MSRC 0x10000000
  178. #define SICRL_URT_CTPR 0x06000000
  179. #define SICRL_IRQ_CTPR 0x00C00000
  180. #elif defined(CONFIG_MPC8313)
  181. /* SICRL bits - MPC8313 specific */
  182. #define SICRL_LBC 0x30000000
  183. #define SICRL_UART 0x0C000000
  184. #define SICRL_SPI_A 0x03000000
  185. #define SICRL_SPI_B 0x00C00000
  186. #define SICRL_SPI_C 0x00300000
  187. #define SICRL_SPI_D 0x000C0000
  188. #define SICRL_USBDR 0x00000C00
  189. #define SICRL_ETSEC1_A 0x0000000C
  190. #define SICRL_ETSEC2_A 0x00000003
  191. /* SICRH bits - MPC8313 specific */
  192. #define SICRH_INTR_A 0x02000000
  193. #define SICRH_INTR_B 0x00C00000
  194. #define SICRH_IIC 0x00300000
  195. #define SICRH_ETSEC2_B 0x000C0000
  196. #define SICRH_ETSEC2_C 0x00030000
  197. #define SICRH_ETSEC2_D 0x0000C000
  198. #define SICRH_ETSEC2_E 0x00003000
  199. #define SICRH_ETSEC2_F 0x00000C00
  200. #define SICRH_ETSEC2_G 0x00000300
  201. #define SICRH_ETSEC1_B 0x00000080
  202. #define SICRH_ETSEC1_C 0x00000060
  203. #define SICRH_GTX1_DLY 0x00000008
  204. #define SICRH_GTX2_DLY 0x00000004
  205. #define SICRH_TSOBI1 0x00000002
  206. #define SICRH_TSOBI2 0x00000001
  207. #elif defined(CONFIG_MPC8315)
  208. /* SICRL bits - MPC8315 specific */
  209. #define SICRL_DMA_CH0 0xc0000000
  210. #define SICRL_DMA_SPI 0x30000000
  211. #define SICRL_UART 0x0c000000
  212. #define SICRL_IRQ4 0x02000000
  213. #define SICRL_IRQ5 0x01800000
  214. #define SICRL_IRQ6_7 0x00400000
  215. #define SICRL_IIC1 0x00300000
  216. #define SICRL_TDM 0x000c0000
  217. #define SICRL_TDM_SHARED 0x00030000
  218. #define SICRL_PCI_A 0x0000c000
  219. #define SICRL_ELBC_A 0x00003000
  220. #define SICRL_ETSEC1_A 0x000000c0
  221. #define SICRL_ETSEC1_B 0x00000030
  222. #define SICRL_ETSEC1_C 0x0000000c
  223. #define SICRL_TSEXPOBI 0x00000001
  224. /* SICRH bits - MPC8315 specific */
  225. #define SICRH_GPIO_0 0xc0000000
  226. #define SICRH_GPIO_1 0x30000000
  227. #define SICRH_GPIO_2 0x0c000000
  228. #define SICRH_GPIO_3 0x03000000
  229. #define SICRH_GPIO_4 0x00c00000
  230. #define SICRH_GPIO_5 0x00300000
  231. #define SICRH_GPIO_6 0x000c0000
  232. #define SICRH_GPIO_7 0x00030000
  233. #define SICRH_GPIO_8 0x0000c000
  234. #define SICRH_GPIO_9 0x00003000
  235. #define SICRH_GPIO_10 0x00000c00
  236. #define SICRH_GPIO_11 0x00000300
  237. #define SICRH_ETSEC2_A 0x000000c0
  238. #define SICRH_TSOBI1 0x00000002
  239. #define SICRH_TSOBI2 0x00000001
  240. #elif defined(CONFIG_MPC837X)
  241. /* SICRL bits - MPC837x specific */
  242. #define SICRL_USB_A 0xC0000000
  243. #define SICRL_USB_B 0x30000000
  244. #define SICRL_UART 0x0C000000
  245. #define SICRL_GPIO_A 0x02000000
  246. #define SICRL_GPIO_B 0x01000000
  247. #define SICRL_GPIO_C 0x00800000
  248. #define SICRL_GPIO_D 0x00400000
  249. #define SICRL_GPIO_E 0x00200000
  250. #define SICRL_GPIO_F 0x00180000
  251. #define SICRL_GPIO_G 0x00040000
  252. #define SICRL_GPIO_H 0x00020000
  253. #define SICRL_GPIO_I 0x00010000
  254. #define SICRL_GPIO_J 0x00008000
  255. #define SICRL_GPIO_K 0x00004000
  256. #define SICRL_GPIO_L 0x00003000
  257. #define SICRL_DMA_A 0x00000800
  258. #define SICRL_DMA_B 0x00000400
  259. #define SICRL_DMA_C 0x00000200
  260. #define SICRL_DMA_D 0x00000100
  261. #define SICRL_DMA_E 0x00000080
  262. #define SICRL_DMA_F 0x00000040
  263. #define SICRL_DMA_G 0x00000020
  264. #define SICRL_DMA_H 0x00000010
  265. #define SICRL_DMA_I 0x00000008
  266. #define SICRL_DMA_J 0x00000004
  267. #define SICRL_LDP_A 0x00000002
  268. #define SICRL_LDP_B 0x00000001
  269. /* SICRH bits - MPC837x specific */
  270. #define SICRH_DDR 0x80000000
  271. #define SICRH_TSEC1_A 0x10000000
  272. #define SICRH_TSEC1_B 0x08000000
  273. #define SICRH_TSEC2_A 0x00400000
  274. #define SICRH_TSEC2_B 0x00200000
  275. #define SICRH_TSEC2_C 0x00100000
  276. #define SICRH_TSEC2_D 0x00080000
  277. #define SICRH_TSEC2_E 0x00040000
  278. #define SICRH_TMR 0x00010000
  279. #define SICRH_GPIO2_A 0x00008000
  280. #define SICRH_GPIO2_B 0x00004000
  281. #define SICRH_GPIO2_C 0x00002000
  282. #define SICRH_GPIO2_D 0x00001000
  283. #define SICRH_GPIO2_E 0x00000C00
  284. #define SICRH_GPIO2_F 0x00000300
  285. #define SICRH_GPIO2_G 0x000000C0
  286. #define SICRH_GPIO2_H 0x00000030
  287. #define SICRH_SPI 0x00000003
  288. #endif
  289. /* SWCRR - System Watchdog Control Register
  290. */
  291. #define SWCRR 0x0204 /* Register offset to immr */
  292. #define SWCRR_SWTC 0xFFFF0000 /* Software Watchdog Time Count */
  293. #define SWCRR_SWEN 0x00000004 /* Watchdog Enable bit */
  294. #define SWCRR_SWRI 0x00000002 /* Software Watchdog Reset/Interrupt Select bit */
  295. #define SWCRR_SWPR 0x00000001 /* Software Watchdog Counter Prescale bit */
  296. #define SWCRR_RES ~(SWCRR_SWTC | SWCRR_SWEN | SWCRR_SWRI | SWCRR_SWPR)
  297. /* SWCNR - System Watchdog Counter Register
  298. */
  299. #define SWCNR 0x0208 /* Register offset to immr */
  300. #define SWCNR_SWCN 0x0000FFFF /* Software Watchdog Count mask */
  301. #define SWCNR_RES ~(SWCNR_SWCN)
  302. /* SWSRR - System Watchdog Service Register
  303. */
  304. #define SWSRR 0x020E /* Register offset to immr */
  305. /* ACR - Arbiter Configuration Register
  306. */
  307. #define ACR_COREDIS 0x10000000 /* Core disable */
  308. #define ACR_COREDIS_SHIFT (31-7)
  309. #define ACR_PIPE_DEP 0x00070000 /* Pipeline depth */
  310. #define ACR_PIPE_DEP_SHIFT (31-15)
  311. #define ACR_PCI_RPTCNT 0x00007000 /* PCI repeat count */
  312. #define ACR_PCI_RPTCNT_SHIFT (31-19)
  313. #define ACR_RPTCNT 0x00000700 /* Repeat count */
  314. #define ACR_RPTCNT_SHIFT (31-23)
  315. #define ACR_APARK 0x00000030 /* Address parking */
  316. #define ACR_APARK_SHIFT (31-27)
  317. #define ACR_PARKM 0x0000000F /* Parking master */
  318. #define ACR_PARKM_SHIFT (31-31)
  319. /* ATR - Arbiter Timers Register
  320. */
  321. #define ATR_DTO 0x00FF0000 /* Data time out */
  322. #define ATR_ATO 0x000000FF /* Address time out */
  323. /* AER - Arbiter Event Register
  324. */
  325. #define AER_ETEA 0x00000020 /* Transfer error */
  326. #define AER_RES 0x00000010 /* Reserved transfer type */
  327. #define AER_ECW 0x00000008 /* External control word transfer type */
  328. #define AER_AO 0x00000004 /* Address Only transfer type */
  329. #define AER_DTO 0x00000002 /* Data time out */
  330. #define AER_ATO 0x00000001 /* Address time out */
  331. /* AEATR - Arbiter Event Address Register
  332. */
  333. #define AEATR_EVENT 0x07000000 /* Event type */
  334. #define AEATR_MSTR_ID 0x001F0000 /* Master Id */
  335. #define AEATR_TBST 0x00000800 /* Transfer burst */
  336. #define AEATR_TSIZE 0x00000700 /* Transfer Size */
  337. #define AEATR_TTYPE 0x0000001F /* Transfer Type */
  338. /* HRCWL - Hard Reset Configuration Word Low
  339. */
  340. #define HRCWL_LBIUCM 0x80000000
  341. #define HRCWL_LBIUCM_SHIFT 31
  342. #define HRCWL_LCL_BUS_TO_SCB_CLK_1X1 0x00000000
  343. #define HRCWL_LCL_BUS_TO_SCB_CLK_2X1 0x80000000
  344. #define HRCWL_DDRCM 0x40000000
  345. #define HRCWL_DDRCM_SHIFT 30
  346. #define HRCWL_DDR_TO_SCB_CLK_1X1 0x00000000
  347. #define HRCWL_DDR_TO_SCB_CLK_2X1 0x40000000
  348. #define HRCWL_SPMF 0x0f000000
  349. #define HRCWL_SPMF_SHIFT 24
  350. #define HRCWL_CSB_TO_CLKIN_16X1 0x00000000
  351. #define HRCWL_CSB_TO_CLKIN_1X1 0x01000000
  352. #define HRCWL_CSB_TO_CLKIN_2X1 0x02000000
  353. #define HRCWL_CSB_TO_CLKIN_3X1 0x03000000
  354. #define HRCWL_CSB_TO_CLKIN_4X1 0x04000000
  355. #define HRCWL_CSB_TO_CLKIN_5X1 0x05000000
  356. #define HRCWL_CSB_TO_CLKIN_6X1 0x06000000
  357. #define HRCWL_CSB_TO_CLKIN_7X1 0x07000000
  358. #define HRCWL_CSB_TO_CLKIN_8X1 0x08000000
  359. #define HRCWL_CSB_TO_CLKIN_9X1 0x09000000
  360. #define HRCWL_CSB_TO_CLKIN_10X1 0x0A000000
  361. #define HRCWL_CSB_TO_CLKIN_11X1 0x0B000000
  362. #define HRCWL_CSB_TO_CLKIN_12X1 0x0C000000
  363. #define HRCWL_CSB_TO_CLKIN_13X1 0x0D000000
  364. #define HRCWL_CSB_TO_CLKIN_14X1 0x0E000000
  365. #define HRCWL_CSB_TO_CLKIN_15X1 0x0F000000
  366. #define HRCWL_VCO_BYPASS 0x00000000
  367. #define HRCWL_VCO_1X2 0x00000000
  368. #define HRCWL_VCO_1X4 0x00200000
  369. #define HRCWL_VCO_1X8 0x00400000
  370. #define HRCWL_COREPLL 0x007F0000
  371. #define HRCWL_COREPLL_SHIFT 16
  372. #define HRCWL_CORE_TO_CSB_BYPASS 0x00000000
  373. #define HRCWL_CORE_TO_CSB_1X1 0x00020000
  374. #define HRCWL_CORE_TO_CSB_1_5X1 0x00030000
  375. #define HRCWL_CORE_TO_CSB_2X1 0x00040000
  376. #define HRCWL_CORE_TO_CSB_2_5X1 0x00050000
  377. #define HRCWL_CORE_TO_CSB_3X1 0x00060000
  378. #if defined(CONFIG_MPC8360) || defined(CONFIG_MPC832X)
  379. #define HRCWL_CEVCOD 0x000000C0
  380. #define HRCWL_CEVCOD_SHIFT 6
  381. #define HRCWL_CE_PLL_VCO_DIV_4 0x00000000
  382. #define HRCWL_CE_PLL_VCO_DIV_8 0x00000040
  383. #define HRCWL_CE_PLL_VCO_DIV_2 0x00000080
  384. #define HRCWL_CEPDF 0x00000020
  385. #define HRCWL_CEPDF_SHIFT 5
  386. #define HRCWL_CE_PLL_DIV_1X1 0x00000000
  387. #define HRCWL_CE_PLL_DIV_2X1 0x00000020
  388. #define HRCWL_CEPMF 0x0000001F
  389. #define HRCWL_CEPMF_SHIFT 0
  390. #define HRCWL_CE_TO_PLL_1X16_ 0x00000000
  391. #define HRCWL_CE_TO_PLL_1X2 0x00000002
  392. #define HRCWL_CE_TO_PLL_1X3 0x00000003
  393. #define HRCWL_CE_TO_PLL_1X4 0x00000004
  394. #define HRCWL_CE_TO_PLL_1X5 0x00000005
  395. #define HRCWL_CE_TO_PLL_1X6 0x00000006
  396. #define HRCWL_CE_TO_PLL_1X7 0x00000007
  397. #define HRCWL_CE_TO_PLL_1X8 0x00000008
  398. #define HRCWL_CE_TO_PLL_1X9 0x00000009
  399. #define HRCWL_CE_TO_PLL_1X10 0x0000000A
  400. #define HRCWL_CE_TO_PLL_1X11 0x0000000B
  401. #define HRCWL_CE_TO_PLL_1X12 0x0000000C
  402. #define HRCWL_CE_TO_PLL_1X13 0x0000000D
  403. #define HRCWL_CE_TO_PLL_1X14 0x0000000E
  404. #define HRCWL_CE_TO_PLL_1X15 0x0000000F
  405. #define HRCWL_CE_TO_PLL_1X16 0x00000010
  406. #define HRCWL_CE_TO_PLL_1X17 0x00000011
  407. #define HRCWL_CE_TO_PLL_1X18 0x00000012
  408. #define HRCWL_CE_TO_PLL_1X19 0x00000013
  409. #define HRCWL_CE_TO_PLL_1X20 0x00000014
  410. #define HRCWL_CE_TO_PLL_1X21 0x00000015
  411. #define HRCWL_CE_TO_PLL_1X22 0x00000016
  412. #define HRCWL_CE_TO_PLL_1X23 0x00000017
  413. #define HRCWL_CE_TO_PLL_1X24 0x00000018
  414. #define HRCWL_CE_TO_PLL_1X25 0x00000019
  415. #define HRCWL_CE_TO_PLL_1X26 0x0000001A
  416. #define HRCWL_CE_TO_PLL_1X27 0x0000001B
  417. #define HRCWL_CE_TO_PLL_1X28 0x0000001C
  418. #define HRCWL_CE_TO_PLL_1X29 0x0000001D
  419. #define HRCWL_CE_TO_PLL_1X30 0x0000001E
  420. #define HRCWL_CE_TO_PLL_1X31 0x0000001F
  421. #elif defined(CONFIG_MPC8315)
  422. #define HRCWL_SVCOD 0x30000000
  423. #define HRCWL_SVCOD_SHIFT 28
  424. #define HRCWL_SVCOD_DIV_2 0x00000000
  425. #define HRCWL_SVCOD_DIV_4 0x10000000
  426. #define HRCWL_SVCOD_DIV_8 0x20000000
  427. #define HRCWL_SVCOD_DIV_1 0x30000000
  428. #elif defined(CONFIG_MPC837X)
  429. #define HRCWL_SVCOD 0x30000000
  430. #define HRCWL_SVCOD_SHIFT 28
  431. #define HRCWL_SVCOD_DIV_4 0x00000000
  432. #define HRCWL_SVCOD_DIV_8 0x10000000
  433. #define HRCWL_SVCOD_DIV_2 0x20000000
  434. #define HRCWL_SVCOD_DIV_1 0x30000000
  435. #endif
  436. /* HRCWH - Hardware Reset Configuration Word High
  437. */
  438. #define HRCWH_PCI_HOST 0x80000000
  439. #define HRCWH_PCI_HOST_SHIFT 31
  440. #define HRCWH_PCI_AGENT 0x00000000
  441. #if defined(CONFIG_MPC834X)
  442. #define HRCWH_32_BIT_PCI 0x00000000
  443. #define HRCWH_64_BIT_PCI 0x40000000
  444. #endif
  445. #define HRCWH_PCI1_ARBITER_DISABLE 0x00000000
  446. #define HRCWH_PCI1_ARBITER_ENABLE 0x20000000
  447. #define HRCWH_PCI_ARBITER_DISABLE 0x00000000
  448. #define HRCWH_PCI_ARBITER_ENABLE 0x20000000
  449. #if defined(CONFIG_MPC834X)
  450. #define HRCWH_PCI2_ARBITER_DISABLE 0x00000000
  451. #define HRCWH_PCI2_ARBITER_ENABLE 0x10000000
  452. #elif defined(CONFIG_MPC8360)
  453. #define HRCWH_PCICKDRV_DISABLE 0x00000000
  454. #define HRCWH_PCICKDRV_ENABLE 0x10000000
  455. #endif
  456. #define HRCWH_CORE_DISABLE 0x08000000
  457. #define HRCWH_CORE_ENABLE 0x00000000
  458. #define HRCWH_FROM_0X00000100 0x00000000
  459. #define HRCWH_FROM_0XFFF00100 0x04000000
  460. #define HRCWH_BOOTSEQ_DISABLE 0x00000000
  461. #define HRCWH_BOOTSEQ_NORMAL 0x01000000
  462. #define HRCWH_BOOTSEQ_EXTENDED 0x02000000
  463. #define HRCWH_SW_WATCHDOG_DISABLE 0x00000000
  464. #define HRCWH_SW_WATCHDOG_ENABLE 0x00800000
  465. #define HRCWH_ROM_LOC_DDR_SDRAM 0x00000000
  466. #define HRCWH_ROM_LOC_PCI1 0x00100000
  467. #if defined(CONFIG_MPC834X)
  468. #define HRCWH_ROM_LOC_PCI2 0x00200000
  469. #endif
  470. #if defined(CONIFG_MPC837X)
  471. #define HRCWH_ROM_LOC_ON_CHIP_ROM 0x00300000
  472. #endif
  473. #define HRCWH_ROM_LOC_LOCAL_8BIT 0x00500000
  474. #define HRCWH_ROM_LOC_LOCAL_16BIT 0x00600000
  475. #define HRCWH_ROM_LOC_LOCAL_32BIT 0x00700000
  476. #if defined(CONFIG_MPC831X) || defined(CONFIG_MPC837X)
  477. #define HRCWH_ROM_LOC_NAND_SP_8BIT 0x00100000
  478. #define HRCWH_ROM_LOC_NAND_SP_16BIT 0x00200000
  479. #define HRCWH_ROM_LOC_NAND_LP_8BIT 0x00500000
  480. #define HRCWH_ROM_LOC_NAND_LP_16BIT 0x00600000
  481. #define HRCWH_RL_EXT_LEGACY 0x00000000
  482. #define HRCWH_RL_EXT_NAND 0x00040000
  483. #define HRCWH_TSEC1M_IN_MII 0x00000000
  484. #define HRCWH_TSEC1M_IN_RMII 0x00002000
  485. #define HRCWH_TSEC1M_IN_RGMII 0x00006000
  486. #define HRCWH_TSEC1M_IN_RTBI 0x0000A000
  487. #define HRCWH_TSEC1M_IN_SGMII 0x0000C000
  488. #define HRCWH_TSEC2M_IN_MII 0x00000000
  489. #define HRCWH_TSEC2M_IN_RMII 0x00000400
  490. #define HRCWH_TSEC2M_IN_RGMII 0x00000C00
  491. #define HRCWH_TSEC2M_IN_RTBI 0x00001400
  492. #define HRCWH_TSEC2M_IN_SGMII 0x00001800
  493. #endif
  494. #if defined(CONFIG_MPC834X)
  495. #define HRCWH_TSEC1M_IN_RGMII 0x00000000
  496. #define HRCWH_TSEC1M_IN_RTBI 0x00004000
  497. #define HRCWH_TSEC1M_IN_GMII 0x00008000
  498. #define HRCWH_TSEC1M_IN_TBI 0x0000C000
  499. #define HRCWH_TSEC2M_IN_RGMII 0x00000000
  500. #define HRCWH_TSEC2M_IN_RTBI 0x00001000
  501. #define HRCWH_TSEC2M_IN_GMII 0x00002000
  502. #define HRCWH_TSEC2M_IN_TBI 0x00003000
  503. #endif
  504. #if defined(CONFIG_MPC8360)
  505. #define HRCWH_SECONDARY_DDR_DISABLE 0x00000000
  506. #define HRCWH_SECONDARY_DDR_ENABLE 0x00000010
  507. #endif
  508. #define HRCWH_BIG_ENDIAN 0x00000000
  509. #define HRCWH_LITTLE_ENDIAN 0x00000008
  510. #define HRCWH_LALE_NORMAL 0x00000000
  511. #define HRCWH_LALE_EARLY 0x00000004
  512. #define HRCWH_LDP_SET 0x00000000
  513. #define HRCWH_LDP_CLEAR 0x00000002
  514. /* RSR - Reset Status Register
  515. */
  516. #if defined(CONFIG_MPC831X) || defined(CONFIG_MPC837X)
  517. #define RSR_RSTSRC 0xF0000000 /* Reset source */
  518. #define RSR_RSTSRC_SHIFT 28
  519. #else
  520. #define RSR_RSTSRC 0xE0000000 /* Reset source */
  521. #define RSR_RSTSRC_SHIFT 29
  522. #endif
  523. #define RSR_BSF 0x00010000 /* Boot seq. fail */
  524. #define RSR_BSF_SHIFT 16
  525. #define RSR_SWSR 0x00002000 /* software soft reset */
  526. #define RSR_SWSR_SHIFT 13
  527. #define RSR_SWHR 0x00001000 /* software hard reset */
  528. #define RSR_SWHR_SHIFT 12
  529. #define RSR_JHRS 0x00000200 /* jtag hreset */
  530. #define RSR_JHRS_SHIFT 9
  531. #define RSR_JSRS 0x00000100 /* jtag sreset status */
  532. #define RSR_JSRS_SHIFT 8
  533. #define RSR_CSHR 0x00000010 /* checkstop reset status */
  534. #define RSR_CSHR_SHIFT 4
  535. #define RSR_SWRS 0x00000008 /* software watchdog reset status */
  536. #define RSR_SWRS_SHIFT 3
  537. #define RSR_BMRS 0x00000004 /* bus monitop reset status */
  538. #define RSR_BMRS_SHIFT 2
  539. #define RSR_SRS 0x00000002 /* soft reset status */
  540. #define RSR_SRS_SHIFT 1
  541. #define RSR_HRS 0x00000001 /* hard reset status */
  542. #define RSR_HRS_SHIFT 0
  543. #define RSR_RES ~(RSR_RSTSRC | RSR_BSF | RSR_SWSR | RSR_SWHR |\
  544. RSR_JHRS | RSR_JSRS | RSR_CSHR | RSR_SWRS |\
  545. RSR_BMRS | RSR_SRS | RSR_HRS)
  546. /* RMR - Reset Mode Register
  547. */
  548. #define RMR_CSRE 0x00000001 /* checkstop reset enable */
  549. #define RMR_CSRE_SHIFT 0
  550. #define RMR_RES ~(RMR_CSRE)
  551. /* RCR - Reset Control Register
  552. */
  553. #define RCR_SWHR 0x00000002 /* software hard reset */
  554. #define RCR_SWSR 0x00000001 /* software soft reset */
  555. #define RCR_RES ~(RCR_SWHR | RCR_SWSR)
  556. /* RCER - Reset Control Enable Register
  557. */
  558. #define RCER_CRE 0x00000001 /* software hard reset */
  559. #define RCER_RES ~(RCER_CRE)
  560. /* SPMR - System PLL Mode Register
  561. */
  562. #define SPMR_LBIUCM 0x80000000
  563. #define SPMR_DDRCM 0x40000000
  564. #define SPMR_SPMF 0x0F000000
  565. #define SPMR_CKID 0x00800000
  566. #define SPMR_CKID_SHIFT 23
  567. #define SPMR_COREPLL 0x007F0000
  568. #define SPMR_CEVCOD 0x000000C0
  569. #define SPMR_CEPDF 0x00000020
  570. #define SPMR_CEPMF 0x0000001F
  571. /* OCCR - Output Clock Control Register
  572. */
  573. #define OCCR_PCICOE0 0x80000000
  574. #define OCCR_PCICOE1 0x40000000
  575. #define OCCR_PCICOE2 0x20000000
  576. #define OCCR_PCICOE3 0x10000000
  577. #define OCCR_PCICOE4 0x08000000
  578. #define OCCR_PCICOE5 0x04000000
  579. #define OCCR_PCICOE6 0x02000000
  580. #define OCCR_PCICOE7 0x01000000
  581. #define OCCR_PCICD0 0x00800000
  582. #define OCCR_PCICD1 0x00400000
  583. #define OCCR_PCICD2 0x00200000
  584. #define OCCR_PCICD3 0x00100000
  585. #define OCCR_PCICD4 0x00080000
  586. #define OCCR_PCICD5 0x00040000
  587. #define OCCR_PCICD6 0x00020000
  588. #define OCCR_PCICD7 0x00010000
  589. #define OCCR_PCI1CR 0x00000002
  590. #define OCCR_PCI2CR 0x00000001
  591. #define OCCR_PCICR OCCR_PCI1CR
  592. /* SCCR - System Clock Control Register
  593. */
  594. #define SCCR_ENCCM 0x03000000
  595. #define SCCR_ENCCM_SHIFT 24
  596. #define SCCR_ENCCM_0 0x00000000
  597. #define SCCR_ENCCM_1 0x01000000
  598. #define SCCR_ENCCM_2 0x02000000
  599. #define SCCR_ENCCM_3 0x03000000
  600. #define SCCR_PCICM 0x00010000
  601. #define SCCR_PCICM_SHIFT 16
  602. #if defined(CONFIG_MPC834X)
  603. /* SCCR bits - MPC834x specific */
  604. #define SCCR_TSEC1CM 0xc0000000
  605. #define SCCR_TSEC1CM_SHIFT 30
  606. #define SCCR_TSEC1CM_0 0x00000000
  607. #define SCCR_TSEC1CM_1 0x40000000
  608. #define SCCR_TSEC1CM_2 0x80000000
  609. #define SCCR_TSEC1CM_3 0xC0000000
  610. #define SCCR_TSEC2CM 0x30000000
  611. #define SCCR_TSEC2CM_SHIFT 28
  612. #define SCCR_TSEC2CM_0 0x00000000
  613. #define SCCR_TSEC2CM_1 0x10000000
  614. #define SCCR_TSEC2CM_2 0x20000000
  615. #define SCCR_TSEC2CM_3 0x30000000
  616. /* The MPH must have the same clock ratio as DR, unless its clock disabled */
  617. #define SCCR_USBMPHCM 0x00c00000
  618. #define SCCR_USBMPHCM_SHIFT 22
  619. #define SCCR_USBDRCM 0x00300000
  620. #define SCCR_USBDRCM_SHIFT 20
  621. #define SCCR_USBCM 0x00f00000
  622. #define SCCR_USBCM_SHIFT 20
  623. #define SCCR_USBCM_0 0x00000000
  624. #define SCCR_USBCM_1 0x00500000
  625. #define SCCR_USBCM_2 0x00A00000
  626. #define SCCR_USBCM_3 0x00F00000
  627. #elif defined(CONFIG_MPC8313)
  628. /* TSEC1 bits are for TSEC2 as well */
  629. #define SCCR_TSEC1CM 0xc0000000
  630. #define SCCR_TSEC1CM_SHIFT 30
  631. #define SCCR_TSEC1CM_0 0x00000000
  632. #define SCCR_TSEC1CM_1 0x40000000
  633. #define SCCR_TSEC1CM_2 0x80000000
  634. #define SCCR_TSEC1CM_3 0xC0000000
  635. #define SCCR_TSEC1ON 0x20000000
  636. #define SCCR_TSEC1ON_SHIFT 29
  637. #define SCCR_TSEC2ON 0x10000000
  638. #define SCCR_TSEC2ON_SHIFT 28
  639. #define SCCR_USBDRCM 0x00300000
  640. #define SCCR_USBDRCM_SHIFT 20
  641. #define SCCR_USBDRCM_0 0x00000000
  642. #define SCCR_USBDRCM_1 0x00100000
  643. #define SCCR_USBDRCM_2 0x00200000
  644. #define SCCR_USBDRCM_3 0x00300000
  645. #elif defined(CONFIG_MPC8315)
  646. /* SCCR bits - MPC8315 specific */
  647. #define SCCR_TSEC1CM 0xc0000000
  648. #define SCCR_TSEC1CM_SHIFT 30
  649. #define SCCR_TSEC1CM_0 0x00000000
  650. #define SCCR_TSEC1CM_1 0x40000000
  651. #define SCCR_TSEC1CM_2 0x80000000
  652. #define SCCR_TSEC1CM_3 0xC0000000
  653. #define SCCR_TSEC2CM 0x30000000
  654. #define SCCR_TSEC2CM_SHIFT 28
  655. #define SCCR_TSEC2CM_0 0x00000000
  656. #define SCCR_TSEC2CM_1 0x10000000
  657. #define SCCR_TSEC2CM_2 0x20000000
  658. #define SCCR_TSEC2CM_3 0x30000000
  659. #define SCCR_USBDRCM 0x00c00000
  660. #define SCCR_USBDRCM_SHIFT 22
  661. #define SCCR_USBDRCM_0 0x00000000
  662. #define SCCR_USBDRCM_1 0x00400000
  663. #define SCCR_USBDRCM_2 0x00800000
  664. #define SCCR_USBDRCM_3 0x00c00000
  665. #define SCCR_PCIEXP1CM 0x00300000
  666. #define SCCR_PCIEXP2CM 0x000c0000
  667. #define SCCR_SATA1CM 0x00003000
  668. #define SCCR_SATA1CM_SHIFT 12
  669. #define SCCR_SATACM 0x00003c00
  670. #define SCCR_SATACM_SHIFT 10
  671. #define SCCR_SATACM_0 0x00000000
  672. #define SCCR_SATACM_1 0x00001400
  673. #define SCCR_SATACM_2 0x00002800
  674. #define SCCR_SATACM_3 0x00003c00
  675. #define SCCR_TDMCM 0x00000030
  676. #define SCCR_TDMCM_SHIFT 4
  677. #define SCCR_TDMCM_0 0x00000000
  678. #define SCCR_TDMCM_1 0x00000010
  679. #define SCCR_TDMCM_2 0x00000020
  680. #define SCCR_TDMCM_3 0x00000030
  681. #elif defined(CONFIG_MPC837X)
  682. /* SCCR bits - MPC837x specific */
  683. #define SCCR_TSEC1CM 0xc0000000
  684. #define SCCR_TSEC1CM_SHIFT 30
  685. #define SCCR_TSEC1CM_0 0x00000000
  686. #define SCCR_TSEC1CM_1 0x40000000
  687. #define SCCR_TSEC1CM_2 0x80000000
  688. #define SCCR_TSEC1CM_3 0xC0000000
  689. #define SCCR_TSEC2CM 0x30000000
  690. #define SCCR_TSEC2CM_SHIFT 28
  691. #define SCCR_TSEC2CM_0 0x00000000
  692. #define SCCR_TSEC2CM_1 0x10000000
  693. #define SCCR_TSEC2CM_2 0x20000000
  694. #define SCCR_TSEC2CM_3 0x30000000
  695. #define SCCR_SDHCCM 0x0c000000
  696. #define SCCR_SDHCCM_SHIFT 26
  697. #define SCCR_SDHCCM_0 0x00000000
  698. #define SCCR_SDHCCM_1 0x04000000
  699. #define SCCR_SDHCCM_2 0x08000000
  700. #define SCCR_SDHCCM_3 0x0c000000
  701. #define SCCR_USBDRCM 0x00c00000
  702. #define SCCR_USBDRCM_SHIFT 22
  703. #define SCCR_USBDRCM_0 0x00000000
  704. #define SCCR_USBDRCM_1 0x00400000
  705. #define SCCR_USBDRCM_2 0x00800000
  706. #define SCCR_USBDRCM_3 0x00c00000
  707. #define SCCR_PCIEXP1CM 0x00300000
  708. #define SCCR_PCIEXP1CM_SHIFT 20
  709. #define SCCR_PCIEXP1CM_0 0x00000000
  710. #define SCCR_PCIEXP1CM_1 0x00100000
  711. #define SCCR_PCIEXP1CM_2 0x00200000
  712. #define SCCR_PCIEXP1CM_3 0x00300000
  713. #define SCCR_PCIEXP2CM 0x000c0000
  714. #define SCCR_PCIEXP2CM_SHIFT 18
  715. #define SCCR_PCIEXP2CM_0 0x00000000
  716. #define SCCR_PCIEXP2CM_1 0x00040000
  717. #define SCCR_PCIEXP2CM_2 0x00080000
  718. #define SCCR_PCIEXP2CM_3 0x000c0000
  719. /* All of the four SATA controllers must have the same clock ratio */
  720. #define SCCR_SATA1CM 0x000000c0
  721. #define SCCR_SATA1CM_SHIFT 6
  722. #define SCCR_SATACM 0x000000ff
  723. #define SCCR_SATACM_SHIFT 0
  724. #define SCCR_SATACM_0 0x00000000
  725. #define SCCR_SATACM_1 0x00000055
  726. #define SCCR_SATACM_2 0x000000aa
  727. #define SCCR_SATACM_3 0x000000ff
  728. #endif
  729. /* CSn_BDNS - Chip Select memory Bounds Register
  730. */
  731. #define CSBNDS_SA 0x00FF0000
  732. #define CSBNDS_SA_SHIFT 8
  733. #define CSBNDS_EA 0x000000FF
  734. #define CSBNDS_EA_SHIFT 24
  735. /* CSn_CONFIG - Chip Select Configuration Register
  736. */
  737. #define CSCONFIG_EN 0x80000000
  738. #define CSCONFIG_AP 0x00800000
  739. #define CSCONFIG_ODT_WR_ACS 0x00010000
  740. #define CSCONFIG_BANK_BIT_3 0x00004000
  741. #define CSCONFIG_ROW_BIT 0x00000700
  742. #define CSCONFIG_ROW_BIT_12 0x00000000
  743. #define CSCONFIG_ROW_BIT_13 0x00000100
  744. #define CSCONFIG_ROW_BIT_14 0x00000200
  745. #define CSCONFIG_COL_BIT 0x00000007
  746. #define CSCONFIG_COL_BIT_8 0x00000000
  747. #define CSCONFIG_COL_BIT_9 0x00000001
  748. #define CSCONFIG_COL_BIT_10 0x00000002
  749. #define CSCONFIG_COL_BIT_11 0x00000003
  750. /* TIMING_CFG_0 - DDR SDRAM Timing Configuration 0
  751. */
  752. #define TIMING_CFG0_RWT 0xC0000000
  753. #define TIMING_CFG0_RWT_SHIFT 30
  754. #define TIMING_CFG0_WRT 0x30000000
  755. #define TIMING_CFG0_WRT_SHIFT 28
  756. #define TIMING_CFG0_RRT 0x0C000000
  757. #define TIMING_CFG0_RRT_SHIFT 26
  758. #define TIMING_CFG0_WWT 0x03000000
  759. #define TIMING_CFG0_WWT_SHIFT 24
  760. #define TIMING_CFG0_ACT_PD_EXIT 0x00700000
  761. #define TIMING_CFG0_ACT_PD_EXIT_SHIFT 20
  762. #define TIMING_CFG0_PRE_PD_EXIT 0x00070000
  763. #define TIMING_CFG0_PRE_PD_EXIT_SHIFT 16
  764. #define TIMING_CFG0_ODT_PD_EXIT 0x00000F00
  765. #define TIMING_CFG0_ODT_PD_EXIT_SHIFT 8
  766. #define TIMING_CFG0_MRS_CYC 0x0000000F
  767. #define TIMING_CFG0_MRS_CYC_SHIFT 0
  768. /* TIMING_CFG_1 - DDR SDRAM Timing Configuration 1
  769. */
  770. #define TIMING_CFG1_PRETOACT 0x70000000
  771. #define TIMING_CFG1_PRETOACT_SHIFT 28
  772. #define TIMING_CFG1_ACTTOPRE 0x0F000000
  773. #define TIMING_CFG1_ACTTOPRE_SHIFT 24
  774. #define TIMING_CFG1_ACTTORW 0x00700000
  775. #define TIMING_CFG1_ACTTORW_SHIFT 20
  776. #define TIMING_CFG1_CASLAT 0x00070000
  777. #define TIMING_CFG1_CASLAT_SHIFT 16
  778. #define TIMING_CFG1_REFREC 0x0000F000
  779. #define TIMING_CFG1_REFREC_SHIFT 12
  780. #define TIMING_CFG1_WRREC 0x00000700
  781. #define TIMING_CFG1_WRREC_SHIFT 8
  782. #define TIMING_CFG1_ACTTOACT 0x00000070
  783. #define TIMING_CFG1_ACTTOACT_SHIFT 4
  784. #define TIMING_CFG1_WRTORD 0x00000007
  785. #define TIMING_CFG1_WRTORD_SHIFT 0
  786. #define TIMING_CFG1_CASLAT_20 0x00030000 /* CAS latency = 2.0 */
  787. #define TIMING_CFG1_CASLAT_25 0x00040000 /* CAS latency = 2.5 */
  788. #define TIMING_CFG1_CASLAT_30 0x00050000 /* CAS latency = 2.5 */
  789. /* TIMING_CFG_2 - DDR SDRAM Timing Configuration 2
  790. */
  791. #define TIMING_CFG2_CPO 0x0F800000
  792. #define TIMING_CFG2_CPO_SHIFT 23
  793. #define TIMING_CFG2_ACSM 0x00080000
  794. #define TIMING_CFG2_WR_DATA_DELAY 0x00001C00
  795. #define TIMING_CFG2_WR_DATA_DELAY_SHIFT 10
  796. #define TIMING_CFG2_CPO_DEF 0x00000000 /* default (= CASLAT + 1) */
  797. #define TIMING_CFG2_ADD_LAT 0x70000000
  798. #define TIMING_CFG2_ADD_LAT_SHIFT 28
  799. #define TIMING_CFG2_WR_LAT_DELAY 0x00380000
  800. #define TIMING_CFG2_WR_LAT_DELAY_SHIFT 19
  801. #define TIMING_CFG2_RD_TO_PRE 0x0000E000
  802. #define TIMING_CFG2_RD_TO_PRE_SHIFT 13
  803. #define TIMING_CFG2_CKE_PLS 0x000001C0
  804. #define TIMING_CFG2_CKE_PLS_SHIFT 6
  805. #define TIMING_CFG2_FOUR_ACT 0x0000003F
  806. #define TIMING_CFG2_FOUR_ACT_SHIFT 0
  807. /* DDR_SDRAM_CFG - DDR SDRAM Control Configuration
  808. */
  809. #define SDRAM_CFG_MEM_EN 0x80000000
  810. #define SDRAM_CFG_SREN 0x40000000
  811. #define SDRAM_CFG_ECC_EN 0x20000000
  812. #define SDRAM_CFG_RD_EN 0x10000000
  813. #define SDRAM_CFG_SDRAM_TYPE_DDR1 0x02000000
  814. #define SDRAM_CFG_SDRAM_TYPE_DDR2 0x03000000
  815. #define SDRAM_CFG_SDRAM_TYPE_MASK 0x07000000
  816. #define SDRAM_CFG_SDRAM_TYPE_SHIFT 24
  817. #define SDRAM_CFG_DYN_PWR 0x00200000
  818. #define SDRAM_CFG_32_BE 0x00080000
  819. #define SDRAM_CFG_8_BE 0x00040000
  820. #define SDRAM_CFG_NCAP 0x00020000
  821. #define SDRAM_CFG_2T_EN 0x00008000
  822. #define SDRAM_CFG_BI 0x00000001
  823. /* DDR_SDRAM_MODE - DDR SDRAM Mode Register
  824. */
  825. #define SDRAM_MODE_ESD 0xFFFF0000
  826. #define SDRAM_MODE_ESD_SHIFT 16
  827. #define SDRAM_MODE_SD 0x0000FFFF
  828. #define SDRAM_MODE_SD_SHIFT 0
  829. #define DDR_MODE_EXT_MODEREG 0x4000 /* select extended mode reg */
  830. #define DDR_MODE_EXT_OPMODE 0x3FF8 /* operating mode, mask */
  831. #define DDR_MODE_EXT_OP_NORMAL 0x0000 /* normal operation */
  832. #define DDR_MODE_QFC 0x0004 /* QFC / compatibility, mask */
  833. #define DDR_MODE_QFC_COMP 0x0000 /* compatible to older SDRAMs */
  834. #define DDR_MODE_WEAK 0x0002 /* weak drivers */
  835. #define DDR_MODE_DLL_DIS 0x0001 /* disable DLL */
  836. #define DDR_MODE_CASLAT 0x0070 /* CAS latency, mask */
  837. #define DDR_MODE_CASLAT_15 0x0010 /* CAS latency 1.5 */
  838. #define DDR_MODE_CASLAT_20 0x0020 /* CAS latency 2 */
  839. #define DDR_MODE_CASLAT_25 0x0060 /* CAS latency 2.5 */
  840. #define DDR_MODE_CASLAT_30 0x0030 /* CAS latency 3 */
  841. #define DDR_MODE_BTYPE_SEQ 0x0000 /* sequential burst */
  842. #define DDR_MODE_BTYPE_ILVD 0x0008 /* interleaved burst */
  843. #define DDR_MODE_BLEN_2 0x0001 /* burst length 2 */
  844. #define DDR_MODE_BLEN_4 0x0002 /* burst length 4 */
  845. #define DDR_REFINT_166MHZ_7US 1302 /* exact value for 7.8125us */
  846. #define DDR_BSTOPRE 256 /* use 256 cycles as a starting point */
  847. #define DDR_MODE_MODEREG 0x0000 /* select mode register */
  848. /* DDR_SDRAM_INTERVAL - DDR SDRAM Interval Register
  849. */
  850. #define SDRAM_INTERVAL_REFINT 0x3FFF0000
  851. #define SDRAM_INTERVAL_REFINT_SHIFT 16
  852. #define SDRAM_INTERVAL_BSTOPRE 0x00003FFF
  853. #define SDRAM_INTERVAL_BSTOPRE_SHIFT 0
  854. /* DDR_SDRAM_CLK_CNTL - DDR SDRAM Clock Control Register
  855. */
  856. #define DDR_SDRAM_CLK_CNTL_SS_EN 0x80000000
  857. #define DDR_SDRAM_CLK_CNTL_CLK_ADJUST_025 0x01000000
  858. #define DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05 0x02000000
  859. #define DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075 0x03000000
  860. #define DDR_SDRAM_CLK_CNTL_CLK_ADJUST_1 0x04000000
  861. /* ECC_ERR_INJECT - Memory data path error injection mask ECC
  862. */
  863. #define ECC_ERR_INJECT_EMB (0x80000000>>22) /* ECC Mirror Byte */
  864. #define ECC_ERR_INJECT_EIEN (0x80000000>>23) /* Error Injection Enable */
  865. #define ECC_ERR_INJECT_EEIM (0xff000000>>24) /* ECC Erroe Injection Enable */
  866. #define ECC_ERR_INJECT_EEIM_SHIFT 0
  867. /* CAPTURE_ECC - Memory data path read capture ECC
  868. */
  869. #define CAPTURE_ECC_ECE (0xff000000>>24)
  870. #define CAPTURE_ECC_ECE_SHIFT 0
  871. /* ERR_DETECT - Memory error detect
  872. */
  873. #define ECC_ERROR_DETECT_MME (0x80000000>>0) /* Multiple Memory Errors */
  874. #define ECC_ERROR_DETECT_MBE (0x80000000>>28) /* Multiple-Bit Error */
  875. #define ECC_ERROR_DETECT_SBE (0x80000000>>29) /* Single-Bit ECC Error Pickup */
  876. #define ECC_ERROR_DETECT_MSE (0x80000000>>31) /* Memory Select Error */
  877. /* ERR_DISABLE - Memory error disable
  878. */
  879. #define ECC_ERROR_DISABLE_MBED (0x80000000>>28) /* Multiple-Bit ECC Error Disable */
  880. #define ECC_ERROR_DISABLE_SBED (0x80000000>>29) /* Sinle-Bit ECC Error disable */
  881. #define ECC_ERROR_DISABLE_MSED (0x80000000>>31) /* Memory Select Error Disable */
  882. #define ECC_ERROR_ENABLE ~(ECC_ERROR_DISABLE_MSED | ECC_ERROR_DISABLE_SBED |\
  883. ECC_ERROR_DISABLE_MBED)
  884. /* ERR_INT_EN - Memory error interrupt enable
  885. */
  886. #define ECC_ERR_INT_EN_MBEE (0x80000000>>28) /* Multiple-Bit ECC Error Interrupt Enable */
  887. #define ECC_ERR_INT_EN_SBEE (0x80000000>>29) /* Single-Bit ECC Error Interrupt Enable */
  888. #define ECC_ERR_INT_EN_MSEE (0x80000000>>31) /* Memory Select Error Interrupt Enable */
  889. #define ECC_ERR_INT_DISABLE ~(ECC_ERR_INT_EN_MBEE | ECC_ERR_INT_EN_SBEE |\
  890. ECC_ERR_INT_EN_MSEE)
  891. /* CAPTURE_ATTRIBUTES - Memory error attributes capture
  892. */
  893. #define ECC_CAPT_ATTR_BNUM (0xe0000000>>1) /* Data Beat Num */
  894. #define ECC_CAPT_ATTR_BNUM_SHIFT 28
  895. #define ECC_CAPT_ATTR_TSIZ (0xc0000000>>6) /* Transaction Size */
  896. #define ECC_CAPT_ATTR_TSIZ_FOUR_DW 0
  897. #define ECC_CAPT_ATTR_TSIZ_ONE_DW 1
  898. #define ECC_CAPT_ATTR_TSIZ_TWO_DW 2
  899. #define ECC_CAPT_ATTR_TSIZ_THREE_DW 3
  900. #define ECC_CAPT_ATTR_TSIZ_SHIFT 24
  901. #define ECC_CAPT_ATTR_TSRC (0xf8000000>>11) /* Transaction Source */
  902. #define ECC_CAPT_ATTR_TSRC_E300_CORE_DT 0x0
  903. #define ECC_CAPT_ATTR_TSRC_E300_CORE_IF 0x2
  904. #define ECC_CAPT_ATTR_TSRC_TSEC1 0x4
  905. #define ECC_CAPT_ATTR_TSRC_TSEC2 0x5
  906. #define ECC_CAPT_ATTR_TSRC_USB (0x06|0x07)
  907. #define ECC_CAPT_ATTR_TSRC_ENCRYPT 0x8
  908. #define ECC_CAPT_ATTR_TSRC_I2C 0x9
  909. #define ECC_CAPT_ATTR_TSRC_JTAG 0xA
  910. #define ECC_CAPT_ATTR_TSRC_PCI1 0xD
  911. #define ECC_CAPT_ATTR_TSRC_PCI2 0xE
  912. #define ECC_CAPT_ATTR_TSRC_DMA 0xF
  913. #define ECC_CAPT_ATTR_TSRC_SHIFT 16
  914. #define ECC_CAPT_ATTR_TTYP (0xe0000000>>18) /* Transaction Type */
  915. #define ECC_CAPT_ATTR_TTYP_WRITE 0x1
  916. #define ECC_CAPT_ATTR_TTYP_READ 0x2
  917. #define ECC_CAPT_ATTR_TTYP_R_M_W 0x3
  918. #define ECC_CAPT_ATTR_TTYP_SHIFT 12
  919. #define ECC_CAPT_ATTR_VLD (0x80000000>>31) /* Valid */
  920. /* ERR_SBE - Single bit ECC memory error management
  921. */
  922. #define ECC_ERROR_MAN_SBET (0xff000000>>8) /* Single-Bit Error Threshold 0..255 */
  923. #define ECC_ERROR_MAN_SBET_SHIFT 16
  924. #define ECC_ERROR_MAN_SBEC (0xff000000>>24) /* Single Bit Error Counter 0..255 */
  925. #define ECC_ERROR_MAN_SBEC_SHIFT 0
  926. /* DMAMR - DMA Mode Register
  927. */
  928. #define DMA_CHANNEL_START 0x00000001 /* Bit - DMAMRn CS */
  929. #define DMA_CHANNEL_TRANSFER_MODE_DIRECT 0x00000004 /* Bit - DMAMRn CTM */
  930. #define DMA_CHANNEL_SOURCE_ADRESSS_HOLD_EN 0x00001000 /* Bit - DMAMRn SAHE */
  931. #define DMA_CHANNEL_SOURCE_ADDRESS_HOLD_1B 0x00000000 /* 2Bit- DMAMRn SAHTS 1byte */
  932. #define DMA_CHANNEL_SOURCE_ADDRESS_HOLD_2B 0x00004000 /* 2Bit- DMAMRn SAHTS 2bytes */
  933. #define DMA_CHANNEL_SOURCE_ADDRESS_HOLD_4B 0x00008000 /* 2Bit- DMAMRn SAHTS 4bytes */
  934. #define DMA_CHANNEL_SOURCE_ADDRESS_HOLD_8B 0x0000c000 /* 2Bit- DMAMRn SAHTS 8bytes */
  935. #define DMA_CHANNEL_SNOOP 0x00010000 /* Bit - DMAMRn DMSEN */
  936. /* DMASR - DMA Status Register
  937. */
  938. #define DMA_CHANNEL_BUSY 0x00000004 /* Bit - DMASRn CB */
  939. #define DMA_CHANNEL_TRANSFER_ERROR 0x00000080 /* Bit - DMASRn TE */
  940. /* CONFIG_ADDRESS - PCI Config Address Register
  941. */
  942. #define PCI_CONFIG_ADDRESS_EN 0x80000000
  943. #define PCI_CONFIG_ADDRESS_BN_SHIFT 16
  944. #define PCI_CONFIG_ADDRESS_BN_MASK 0x00ff0000
  945. #define PCI_CONFIG_ADDRESS_DN_SHIFT 11
  946. #define PCI_CONFIG_ADDRESS_DN_MASK 0x0000f800
  947. #define PCI_CONFIG_ADDRESS_FN_SHIFT 8
  948. #define PCI_CONFIG_ADDRESS_FN_MASK 0x00000700
  949. #define PCI_CONFIG_ADDRESS_RN_SHIFT 0
  950. #define PCI_CONFIG_ADDRESS_RN_MASK 0x000000fc
  951. /* POTAR - PCI Outbound Translation Address Register
  952. */
  953. #define POTAR_TA_MASK 0x000fffff
  954. /* POBAR - PCI Outbound Base Address Register
  955. */
  956. #define POBAR_BA_MASK 0x000fffff
  957. /* POCMR - PCI Outbound Comparision Mask Register
  958. */
  959. #define POCMR_EN 0x80000000
  960. #define POCMR_IO 0x40000000 /* 0-memory space 1-I/O space */
  961. #define POCMR_SE 0x20000000 /* streaming enable */
  962. #define POCMR_DST 0x10000000 /* 0-PCI1 1-PCI2 */
  963. #define POCMR_CM_MASK 0x000fffff
  964. #define POCMR_CM_4G 0x00000000
  965. #define POCMR_CM_2G 0x00080000
  966. #define POCMR_CM_1G 0x000C0000
  967. #define POCMR_CM_512M 0x000E0000
  968. #define POCMR_CM_256M 0x000F0000
  969. #define POCMR_CM_128M 0x000F8000
  970. #define POCMR_CM_64M 0x000FC000
  971. #define POCMR_CM_32M 0x000FE000
  972. #define POCMR_CM_16M 0x000FF000
  973. #define POCMR_CM_8M 0x000FF800
  974. #define POCMR_CM_4M 0x000FFC00
  975. #define POCMR_CM_2M 0x000FFE00
  976. #define POCMR_CM_1M 0x000FFF00
  977. #define POCMR_CM_512K 0x000FFF80
  978. #define POCMR_CM_256K 0x000FFFC0
  979. #define POCMR_CM_128K 0x000FFFE0
  980. #define POCMR_CM_64K 0x000FFFF0
  981. #define POCMR_CM_32K 0x000FFFF8
  982. #define POCMR_CM_16K 0x000FFFFC
  983. #define POCMR_CM_8K 0x000FFFFE
  984. #define POCMR_CM_4K 0x000FFFFF
  985. /* PITAR - PCI Inbound Translation Address Register
  986. */
  987. #define PITAR_TA_MASK 0x000fffff
  988. /* PIBAR - PCI Inbound Base/Extended Address Register
  989. */
  990. #define PIBAR_MASK 0xffffffff
  991. #define PIEBAR_EBA_MASK 0x000fffff
  992. /* PIWAR - PCI Inbound Windows Attributes Register
  993. */
  994. #define PIWAR_EN 0x80000000
  995. #define PIWAR_PF 0x20000000
  996. #define PIWAR_RTT_MASK 0x000f0000
  997. #define PIWAR_RTT_NO_SNOOP 0x00040000
  998. #define PIWAR_RTT_SNOOP 0x00050000
  999. #define PIWAR_WTT_MASK 0x0000f000
  1000. #define PIWAR_WTT_NO_SNOOP 0x00004000
  1001. #define PIWAR_WTT_SNOOP 0x00005000
  1002. #define PIWAR_IWS_MASK 0x0000003F
  1003. #define PIWAR_IWS_4K 0x0000000B
  1004. #define PIWAR_IWS_8K 0x0000000C
  1005. #define PIWAR_IWS_16K 0x0000000D
  1006. #define PIWAR_IWS_32K 0x0000000E
  1007. #define PIWAR_IWS_64K 0x0000000F
  1008. #define PIWAR_IWS_128K 0x00000010
  1009. #define PIWAR_IWS_256K 0x00000011
  1010. #define PIWAR_IWS_512K 0x00000012
  1011. #define PIWAR_IWS_1M 0x00000013
  1012. #define PIWAR_IWS_2M 0x00000014
  1013. #define PIWAR_IWS_4M 0x00000015
  1014. #define PIWAR_IWS_8M 0x00000016
  1015. #define PIWAR_IWS_16M 0x00000017
  1016. #define PIWAR_IWS_32M 0x00000018
  1017. #define PIWAR_IWS_64M 0x00000019
  1018. #define PIWAR_IWS_128M 0x0000001A
  1019. #define PIWAR_IWS_256M 0x0000001B
  1020. #define PIWAR_IWS_512M 0x0000001C
  1021. #define PIWAR_IWS_1G 0x0000001D
  1022. #define PIWAR_IWS_2G 0x0000001E
  1023. /* PMCCR1 - PCI Configuration Register 1
  1024. */
  1025. #define PMCCR1_POWER_OFF 0x00000020
  1026. /* FMR - Flash Mode Register
  1027. */
  1028. #define FMR_CWTO 0x0000F000
  1029. #define FMR_CWTO_SHIFT 12
  1030. #define FMR_BOOT 0x00000800
  1031. #define FMR_ECCM 0x00000100
  1032. #define FMR_AL 0x00000030
  1033. #define FMR_AL_SHIFT 4
  1034. #define FMR_OP 0x00000003
  1035. #define FMR_OP_SHIFT 0
  1036. /* FIR - Flash Instruction Register
  1037. */
  1038. #define FIR_OP0 0xF0000000
  1039. #define FIR_OP0_SHIFT 28
  1040. #define FIR_OP1 0x0F000000
  1041. #define FIR_OP1_SHIFT 24
  1042. #define FIR_OP2 0x00F00000
  1043. #define FIR_OP2_SHIFT 20
  1044. #define FIR_OP3 0x000F0000
  1045. #define FIR_OP3_SHIFT 16
  1046. #define FIR_OP4 0x0000F000
  1047. #define FIR_OP4_SHIFT 12
  1048. #define FIR_OP5 0x00000F00
  1049. #define FIR_OP5_SHIFT 8
  1050. #define FIR_OP6 0x000000F0
  1051. #define FIR_OP6_SHIFT 4
  1052. #define FIR_OP7 0x0000000F
  1053. #define FIR_OP7_SHIFT 0
  1054. #define FIR_OP_NOP 0x0 /* No operation and end of sequence */
  1055. #define FIR_OP_CA 0x1 /* Issue current column address */
  1056. #define FIR_OP_PA 0x2 /* Issue current block+page address */
  1057. #define FIR_OP_UA 0x3 /* Issue user defined address */
  1058. #define FIR_OP_CM0 0x4 /* Issue command from FCR[CMD0] */
  1059. #define FIR_OP_CM1 0x5 /* Issue command from FCR[CMD1] */
  1060. #define FIR_OP_CM2 0x6 /* Issue command from FCR[CMD2] */
  1061. #define FIR_OP_CM3 0x7 /* Issue command from FCR[CMD3] */
  1062. #define FIR_OP_WB 0x8 /* Write FBCR bytes from FCM buffer */
  1063. #define FIR_OP_WS 0x9 /* Write 1 or 2 bytes from MDR[AS] */
  1064. #define FIR_OP_RB 0xA /* Read FBCR bytes to FCM buffer */
  1065. #define FIR_OP_RS 0xB /* Read 1 or 2 bytes to MDR[AS] */
  1066. #define FIR_OP_CW0 0xC /* Wait then issue FCR[CMD0] */
  1067. #define FIR_OP_CW1 0xD /* Wait then issue FCR[CMD1] */
  1068. #define FIR_OP_RBW 0xE /* Wait then read FBCR bytes */
  1069. #define FIR_OP_RSW 0xF /* Wait then read 1 or 2 bytes */
  1070. /* FCR - Flash Command Register
  1071. */
  1072. #define FCR_CMD0 0xFF000000
  1073. #define FCR_CMD0_SHIFT 24
  1074. #define FCR_CMD1 0x00FF0000
  1075. #define FCR_CMD1_SHIFT 16
  1076. #define FCR_CMD2 0x0000FF00
  1077. #define FCR_CMD2_SHIFT 8
  1078. #define FCR_CMD3 0x000000FF
  1079. #define FCR_CMD3_SHIFT 0
  1080. /* FBAR - Flash Block Address Register
  1081. */
  1082. #define FBAR_BLK 0x00FFFFFF
  1083. /* FPAR - Flash Page Address Register
  1084. */
  1085. #define FPAR_SP_PI 0x00007C00
  1086. #define FPAR_SP_PI_SHIFT 10
  1087. #define FPAR_SP_MS 0x00000200
  1088. #define FPAR_SP_CI 0x000001FF
  1089. #define FPAR_SP_CI_SHIFT 0
  1090. #define FPAR_LP_PI 0x0003F000
  1091. #define FPAR_LP_PI_SHIFT 12
  1092. #define FPAR_LP_MS 0x00000800
  1093. #define FPAR_LP_CI 0x000007FF
  1094. #define FPAR_LP_CI_SHIFT 0
  1095. /* LTESR - Transfer Error Status Register
  1096. */
  1097. #define LTESR_BM 0x80000000
  1098. #define LTESR_FCT 0x40000000
  1099. #define LTESR_PAR 0x20000000
  1100. #define LTESR_WP 0x04000000
  1101. #define LTESR_ATMW 0x00800000
  1102. #define LTESR_ATMR 0x00400000
  1103. #define LTESR_CS 0x00080000
  1104. #define LTESR_CC 0x00000001
  1105. /* DDRCDR - DDR Control Driver Register
  1106. */
  1107. #define DDRCDR_DHC_EN 0x80000000
  1108. #define DDRCDR_EN 0x40000000
  1109. #define DDRCDR_PZ 0x3C000000
  1110. #define DDRCDR_PZ_MAXZ 0x00000000
  1111. #define DDRCDR_PZ_HIZ 0x20000000
  1112. #define DDRCDR_PZ_NOMZ 0x30000000
  1113. #define DDRCDR_PZ_LOZ 0x38000000
  1114. #define DDRCDR_PZ_MINZ 0x3C000000
  1115. #define DDRCDR_NZ 0x3C000000
  1116. #define DDRCDR_NZ_MAXZ 0x00000000
  1117. #define DDRCDR_NZ_HIZ 0x02000000
  1118. #define DDRCDR_NZ_NOMZ 0x03000000
  1119. #define DDRCDR_NZ_LOZ 0x03800000
  1120. #define DDRCDR_NZ_MINZ 0x03C00000
  1121. #define DDRCDR_ODT 0x00080000
  1122. #define DDRCDR_DDR_CFG 0x00040000
  1123. #define DDRCDR_M_ODR 0x00000002
  1124. #define DDRCDR_Q_DRN 0x00000001
  1125. #ifndef __ASSEMBLY__
  1126. struct pci_region;
  1127. void mpc83xx_pci_init(int num_buses, struct pci_region **reg, int warmboot);
  1128. #endif
  1129. #endif /* __MPC83XX_H__ */