start.S 22 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021
  1. /*
  2. * Copyright 2004, 2007 Freescale Semiconductor.
  3. * Copyright (C) 2003 Motorola,Inc.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /* U-Boot Startup Code for Motorola 85xx PowerPC based Embedded Boards
  24. *
  25. * The processor starts at 0xfffffffc and the code is first executed in the
  26. * last 4K page(0xfffff000-0xffffffff) in flash/rom.
  27. *
  28. */
  29. #include <config.h>
  30. #include <mpc85xx.h>
  31. #include <version.h>
  32. #define _LINUX_CONFIG_H 1 /* avoid reading Linux autoconf.h file */
  33. #include <ppc_asm.tmpl>
  34. #include <ppc_defs.h>
  35. #include <asm/cache.h>
  36. #include <asm/mmu.h>
  37. #ifndef CONFIG_IDENT_STRING
  38. #define CONFIG_IDENT_STRING ""
  39. #endif
  40. #undef MSR_KERNEL
  41. #define MSR_KERNEL ( MSR_ME ) /* Machine Check */
  42. /*
  43. * Set up GOT: Global Offset Table
  44. *
  45. * Use r14 to access the GOT
  46. */
  47. START_GOT
  48. GOT_ENTRY(_GOT2_TABLE_)
  49. GOT_ENTRY(_FIXUP_TABLE_)
  50. GOT_ENTRY(_start)
  51. GOT_ENTRY(_start_of_vectors)
  52. GOT_ENTRY(_end_of_vectors)
  53. GOT_ENTRY(transfer_to_handler)
  54. GOT_ENTRY(__init_end)
  55. GOT_ENTRY(_end)
  56. GOT_ENTRY(__bss_start)
  57. END_GOT
  58. /*
  59. * e500 Startup -- after reset only the last 4KB of the effective
  60. * address space is mapped in the MMU L2 TLB1 Entry0. The .bootpg
  61. * section is located at THIS LAST page and basically does three
  62. * things: clear some registers, set up exception tables and
  63. * add more TLB entries for 'larger spaces'(e.g. the boot rom) to
  64. * continue the boot procedure.
  65. * Once the boot rom is mapped by TLB entries we can proceed
  66. * with normal startup.
  67. *
  68. */
  69. .section .bootpg,"ax"
  70. .globl _start_e500
  71. _start_e500:
  72. /* clear registers/arrays not reset by hardware */
  73. /* L1 */
  74. li r0,2
  75. mtspr L1CSR0,r0 /* invalidate d-cache */
  76. mtspr L1CSR1,r0 /* invalidate i-cache */
  77. mfspr r1,DBSR
  78. mtspr DBSR,r1 /* Clear all valid bits */
  79. /*
  80. * Enable L1 Caches early
  81. *
  82. */
  83. lis r2,L1CSR0_CPE@H /* enable parity */
  84. ori r2,r2,L1CSR0_DCE
  85. mtspr L1CSR0,r2 /* enable L1 Dcache */
  86. isync
  87. mtspr L1CSR1,r2 /* enable L1 Icache */
  88. isync
  89. msync
  90. /* Setup interrupt vectors */
  91. lis r1,TEXT_BASE@h
  92. mtspr IVPR,r1
  93. li r1,0x0100
  94. mtspr IVOR0,r1 /* 0: Critical input */
  95. li r1,0x0200
  96. mtspr IVOR1,r1 /* 1: Machine check */
  97. li r1,0x0300
  98. mtspr IVOR2,r1 /* 2: Data storage */
  99. li r1,0x0400
  100. mtspr IVOR3,r1 /* 3: Instruction storage */
  101. li r1,0x0500
  102. mtspr IVOR4,r1 /* 4: External interrupt */
  103. li r1,0x0600
  104. mtspr IVOR5,r1 /* 5: Alignment */
  105. li r1,0x0700
  106. mtspr IVOR6,r1 /* 6: Program check */
  107. li r1,0x0800
  108. mtspr IVOR7,r1 /* 7: floating point unavailable */
  109. li r1,0x0900
  110. mtspr IVOR8,r1 /* 8: System call */
  111. /* 9: Auxiliary processor unavailable(unsupported) */
  112. li r1,0x0a00
  113. mtspr IVOR10,r1 /* 10: Decrementer */
  114. li r1,0x0b00
  115. mtspr IVOR11,r1 /* 11: Interval timer */
  116. li r1,0x0c00
  117. mtspr IVOR12,r1 /* 12: Watchdog timer */
  118. li r1,0x0d00
  119. mtspr IVOR13,r1 /* 13: Data TLB error */
  120. li r1,0x0e00
  121. mtspr IVOR14,r1 /* 14: Instruction TLB error */
  122. li r1,0x0f00
  123. mtspr IVOR15,r1 /* 15: Debug */
  124. /* Clear and set up some registers. */
  125. li r0,0x0000
  126. lis r1,0xffff
  127. mtspr DEC,r0 /* prevent dec exceptions */
  128. mttbl r0 /* prevent fit & wdt exceptions */
  129. mttbu r0
  130. mtspr TSR,r1 /* clear all timer exception status */
  131. mtspr TCR,r0 /* disable all */
  132. mtspr ESR,r0 /* clear exception syndrome register */
  133. mtspr MCSR,r0 /* machine check syndrome register */
  134. mtxer r0 /* clear integer exception register */
  135. /* Enable Time Base and Select Time Base Clock */
  136. lis r0,HID0_EMCP@h /* Enable machine check */
  137. #if defined(CONFIG_ENABLE_36BIT_PHYS)
  138. ori r0,r0,HID0_ENMAS7@l /* Enable MAS7 */
  139. #endif
  140. ori r0,r0,HID0_TBEN@l /* Enable Timebase */
  141. mtspr HID0,r0
  142. li r0,(HID1_ASTME|HID1_ABE)@l /* Addr streaming & broadcast */
  143. mtspr HID1,r0
  144. /* Enable Branch Prediction */
  145. #if defined(CONFIG_BTB)
  146. li r0,0x201 /* BBFI = 1, BPEN = 1 */
  147. mtspr BUCSR,r0
  148. #endif
  149. #if defined(CFG_INIT_DBCR)
  150. lis r1,0xffff
  151. ori r1,r1,0xffff
  152. mtspr DBSR,r1 /* Clear all status bits */
  153. lis r0,CFG_INIT_DBCR@h /* DBCR0[IDM] must be set */
  154. ori r0,r0,CFG_INIT_DBCR@l
  155. mtspr DBCR0,r0
  156. #endif
  157. /* create a temp mapping in AS=1 to the boot window */
  158. lis r6,FSL_BOOKE_MAS0(1, 15, 0)@h
  159. ori r6,r6,FSL_BOOKE_MAS0(1, 15, 0)@l
  160. lis r7,FSL_BOOKE_MAS1(1, 1, 0, 1, BOOKE_PAGESZ_16M)@h
  161. ori r7,r7,FSL_BOOKE_MAS1(1, 1, 0, 1, BOOKE_PAGESZ_16M)@l
  162. /* Align the mapping to 16MB */
  163. lis r8,FSL_BOOKE_MAS2(TEXT_BASE & 0xff000000, (MAS2_I|MAS2_G))@h
  164. ori r8,r8,FSL_BOOKE_MAS2(TEXT_BASE & 0xff000000, (MAS2_I|MAS2_G))@l
  165. lis r9,FSL_BOOKE_MAS3(0xff000000, 0, (MAS3_SX|MAS3_SW|MAS3_SR))@h
  166. ori r9,r9,FSL_BOOKE_MAS3(0xff000000, 0, (MAS3_SX|MAS3_SW|MAS3_SR))@l
  167. mtspr MAS0,r6
  168. mtspr MAS1,r7
  169. mtspr MAS2,r8
  170. mtspr MAS3,r9
  171. isync
  172. msync
  173. tlbwe
  174. /* create a temp mapping in AS=1 to the stack */
  175. lis r6,FSL_BOOKE_MAS0(1, 14, 0)@h
  176. ori r6,r6,FSL_BOOKE_MAS0(1, 14, 0)@l
  177. lis r7,FSL_BOOKE_MAS1(1, 1, 0, 1, BOOKE_PAGESZ_16K)@h
  178. ori r7,r7,FSL_BOOKE_MAS1(1, 1, 0, 1, BOOKE_PAGESZ_16K)@l
  179. lis r8,FSL_BOOKE_MAS2(CFG_INIT_RAM_ADDR, 0)@h
  180. ori r8,r8,FSL_BOOKE_MAS2(CFG_INIT_RAM_ADDR, 0)@l
  181. lis r9,FSL_BOOKE_MAS3(CFG_INIT_RAM_ADDR, 0, (MAS3_SX|MAS3_SW|MAS3_SR))@h
  182. ori r9,r9,FSL_BOOKE_MAS3(CFG_INIT_RAM_ADDR, 0, (MAS3_SX|MAS3_SW|MAS3_SR))@l
  183. mtspr MAS0,r6
  184. mtspr MAS1,r7
  185. mtspr MAS2,r8
  186. mtspr MAS3,r9
  187. isync
  188. msync
  189. tlbwe
  190. lis r6,MSR_CE|MSR_ME|MSR_DE|MSR_IS|MSR_DS@h
  191. ori r6,r6,MSR_CE|MSR_ME|MSR_DE|MSR_IS|MSR_DS@l
  192. lis r7,switch_as@h
  193. ori r7,r7,switch_as@l
  194. mtspr SPRN_SRR0,r7
  195. mtspr SPRN_SRR1,r6
  196. rfi
  197. switch_as:
  198. /* L1 DCache is used for initial RAM */
  199. /* Allocate Initial RAM in data cache.
  200. */
  201. lis r3,CFG_INIT_RAM_ADDR@h
  202. ori r3,r3,CFG_INIT_RAM_ADDR@l
  203. mfspr r2, L1CFG0
  204. andi. r2, r2, 0x1ff
  205. /* cache size * 1024 / (2 * L1 line size) */
  206. slwi r2, r2, (10 - 1 - L1_CACHE_SHIFT)
  207. mtctr r2
  208. li r0,0
  209. 1:
  210. dcbz r0,r3
  211. dcbtls 0,r0,r3
  212. addi r3,r3,CFG_CACHELINE_SIZE
  213. bdnz 1b
  214. /* Jump out the last 4K page and continue to 'normal' start */
  215. #ifdef CFG_RAMBOOT
  216. b _start_cont
  217. #else
  218. /* Calculate absolute address in FLASH and jump there */
  219. /*--------------------------------------------------------------*/
  220. lis r3,CFG_MONITOR_BASE@h
  221. ori r3,r3,CFG_MONITOR_BASE@l
  222. addi r3,r3,_start_cont - _start + _START_OFFSET
  223. mtlr r3
  224. blr
  225. #endif
  226. .text
  227. .globl _start
  228. _start:
  229. .long 0x27051956 /* U-BOOT Magic Number */
  230. .globl version_string
  231. version_string:
  232. .ascii U_BOOT_VERSION
  233. .ascii " (", __DATE__, " - ", __TIME__, ")"
  234. .ascii CONFIG_IDENT_STRING, "\0"
  235. .align 4
  236. .globl _start_cont
  237. _start_cont:
  238. /* Setup the stack in initial RAM,could be L2-as-SRAM or L1 dcache*/
  239. lis r1,CFG_INIT_RAM_ADDR@h
  240. ori r1,r1,CFG_INIT_SP_OFFSET@l
  241. li r0,0
  242. stwu r0,-4(r1)
  243. stwu r0,-4(r1) /* Terminate call chain */
  244. stwu r1,-8(r1) /* Save back chain and move SP */
  245. lis r0,RESET_VECTOR@h /* Address of reset vector */
  246. ori r0,r0,RESET_VECTOR@l
  247. stwu r1,-8(r1) /* Save back chain and move SP */
  248. stw r0,+12(r1) /* Save return addr (underflow vect) */
  249. GET_GOT
  250. bl cpu_init_early_f
  251. /* switch back to AS = 0 */
  252. lis r3,(MSR_CE|MSR_ME|MSR_DE)@h
  253. ori r3,r3,(MSR_CE|MSR_ME|MSR_DE)@l
  254. mtmsr r3
  255. isync
  256. bl cpu_init_f
  257. bl board_init_f
  258. isync
  259. . = EXC_OFF_SYS_RESET
  260. .globl _start_of_vectors
  261. _start_of_vectors:
  262. /* Critical input. */
  263. CRIT_EXCEPTION(0x0100, CriticalInput, CritcalInputException)
  264. /* Machine check */
  265. MCK_EXCEPTION(0x200, MachineCheck, MachineCheckException)
  266. /* Data Storage exception. */
  267. STD_EXCEPTION(0x0300, DataStorage, UnknownException)
  268. /* Instruction Storage exception. */
  269. STD_EXCEPTION(0x0400, InstStorage, UnknownException)
  270. /* External Interrupt exception. */
  271. STD_EXCEPTION(0x0500, ExtInterrupt, ExtIntException)
  272. /* Alignment exception. */
  273. . = 0x0600
  274. Alignment:
  275. EXCEPTION_PROLOG(SRR0, SRR1)
  276. mfspr r4,DAR
  277. stw r4,_DAR(r21)
  278. mfspr r5,DSISR
  279. stw r5,_DSISR(r21)
  280. addi r3,r1,STACK_FRAME_OVERHEAD
  281. li r20,MSR_KERNEL
  282. rlwimi r20,r23,0,16,16 /* copy EE bit from saved MSR */
  283. lwz r6,GOT(transfer_to_handler)
  284. mtlr r6
  285. blrl
  286. .L_Alignment:
  287. .long AlignmentException - _start + _START_OFFSET
  288. .long int_return - _start + _START_OFFSET
  289. /* Program check exception */
  290. . = 0x0700
  291. ProgramCheck:
  292. EXCEPTION_PROLOG(SRR0, SRR1)
  293. addi r3,r1,STACK_FRAME_OVERHEAD
  294. li r20,MSR_KERNEL
  295. rlwimi r20,r23,0,16,16 /* copy EE bit from saved MSR */
  296. lwz r6,GOT(transfer_to_handler)
  297. mtlr r6
  298. blrl
  299. .L_ProgramCheck:
  300. .long ProgramCheckException - _start + _START_OFFSET
  301. .long int_return - _start + _START_OFFSET
  302. /* No FPU on MPC85xx. This exception is not supposed to happen.
  303. */
  304. STD_EXCEPTION(0x0800, FPUnavailable, UnknownException)
  305. . = 0x0900
  306. /*
  307. * r0 - SYSCALL number
  308. * r3-... arguments
  309. */
  310. SystemCall:
  311. addis r11,r0,0 /* get functions table addr */
  312. ori r11,r11,0 /* Note: this code is patched in trap_init */
  313. addis r12,r0,0 /* get number of functions */
  314. ori r12,r12,0
  315. cmplw 0,r0,r12
  316. bge 1f
  317. rlwinm r0,r0,2,0,31 /* fn_addr = fn_tbl[r0] */
  318. add r11,r11,r0
  319. lwz r11,0(r11)
  320. li r20,0xd00-4 /* Get stack pointer */
  321. lwz r12,0(r20)
  322. subi r12,r12,12 /* Adjust stack pointer */
  323. li r0,0xc00+_end_back-SystemCall
  324. cmplw 0,r0,r12 /* Check stack overflow */
  325. bgt 1f
  326. stw r12,0(r20)
  327. mflr r0
  328. stw r0,0(r12)
  329. mfspr r0,SRR0
  330. stw r0,4(r12)
  331. mfspr r0,SRR1
  332. stw r0,8(r12)
  333. li r12,0xc00+_back-SystemCall
  334. mtlr r12
  335. mtspr SRR0,r11
  336. 1: SYNC
  337. rfi
  338. _back:
  339. mfmsr r11 /* Disable interrupts */
  340. li r12,0
  341. ori r12,r12,MSR_EE
  342. andc r11,r11,r12
  343. SYNC /* Some chip revs need this... */
  344. mtmsr r11
  345. SYNC
  346. li r12,0xd00-4 /* restore regs */
  347. lwz r12,0(r12)
  348. lwz r11,0(r12)
  349. mtlr r11
  350. lwz r11,4(r12)
  351. mtspr SRR0,r11
  352. lwz r11,8(r12)
  353. mtspr SRR1,r11
  354. addi r12,r12,12 /* Adjust stack pointer */
  355. li r20,0xd00-4
  356. stw r12,0(r20)
  357. SYNC
  358. rfi
  359. _end_back:
  360. STD_EXCEPTION(0x0a00, Decrementer, timer_interrupt)
  361. STD_EXCEPTION(0x0b00, IntervalTimer, UnknownException)
  362. STD_EXCEPTION(0x0c00, WatchdogTimer, UnknownException)
  363. STD_EXCEPTION(0x0d00, DataTLBError, UnknownException)
  364. STD_EXCEPTION(0x0e00, InstructionTLBError, UnknownException)
  365. CRIT_EXCEPTION(0x0f00, DebugBreakpoint, DebugException )
  366. .globl _end_of_vectors
  367. _end_of_vectors:
  368. . = . + (0x100 - ( . & 0xff )) /* align for debug */
  369. /*
  370. * This code finishes saving the registers to the exception frame
  371. * and jumps to the appropriate handler for the exception.
  372. * Register r21 is pointer into trap frame, r1 has new stack pointer.
  373. */
  374. .globl transfer_to_handler
  375. transfer_to_handler:
  376. stw r22,_NIP(r21)
  377. lis r22,MSR_POW@h
  378. andc r23,r23,r22
  379. stw r23,_MSR(r21)
  380. SAVE_GPR(7, r21)
  381. SAVE_4GPRS(8, r21)
  382. SAVE_8GPRS(12, r21)
  383. SAVE_8GPRS(24, r21)
  384. mflr r23
  385. andi. r24,r23,0x3f00 /* get vector offset */
  386. stw r24,TRAP(r21)
  387. li r22,0
  388. stw r22,RESULT(r21)
  389. mtspr SPRG2,r22 /* r1 is now kernel sp */
  390. lwz r24,0(r23) /* virtual address of handler */
  391. lwz r23,4(r23) /* where to go when done */
  392. mtspr SRR0,r24
  393. mtspr SRR1,r20
  394. mtlr r23
  395. SYNC
  396. rfi /* jump to handler, enable MMU */
  397. int_return:
  398. mfmsr r28 /* Disable interrupts */
  399. li r4,0
  400. ori r4,r4,MSR_EE
  401. andc r28,r28,r4
  402. SYNC /* Some chip revs need this... */
  403. mtmsr r28
  404. SYNC
  405. lwz r2,_CTR(r1)
  406. lwz r0,_LINK(r1)
  407. mtctr r2
  408. mtlr r0
  409. lwz r2,_XER(r1)
  410. lwz r0,_CCR(r1)
  411. mtspr XER,r2
  412. mtcrf 0xFF,r0
  413. REST_10GPRS(3, r1)
  414. REST_10GPRS(13, r1)
  415. REST_8GPRS(23, r1)
  416. REST_GPR(31, r1)
  417. lwz r2,_NIP(r1) /* Restore environment */
  418. lwz r0,_MSR(r1)
  419. mtspr SRR0,r2
  420. mtspr SRR1,r0
  421. lwz r0,GPR0(r1)
  422. lwz r2,GPR2(r1)
  423. lwz r1,GPR1(r1)
  424. SYNC
  425. rfi
  426. crit_return:
  427. mfmsr r28 /* Disable interrupts */
  428. li r4,0
  429. ori r4,r4,MSR_EE
  430. andc r28,r28,r4
  431. SYNC /* Some chip revs need this... */
  432. mtmsr r28
  433. SYNC
  434. lwz r2,_CTR(r1)
  435. lwz r0,_LINK(r1)
  436. mtctr r2
  437. mtlr r0
  438. lwz r2,_XER(r1)
  439. lwz r0,_CCR(r1)
  440. mtspr XER,r2
  441. mtcrf 0xFF,r0
  442. REST_10GPRS(3, r1)
  443. REST_10GPRS(13, r1)
  444. REST_8GPRS(23, r1)
  445. REST_GPR(31, r1)
  446. lwz r2,_NIP(r1) /* Restore environment */
  447. lwz r0,_MSR(r1)
  448. mtspr SPRN_CSRR0,r2
  449. mtspr SPRN_CSRR1,r0
  450. lwz r0,GPR0(r1)
  451. lwz r2,GPR2(r1)
  452. lwz r1,GPR1(r1)
  453. SYNC
  454. rfci
  455. mck_return:
  456. mfmsr r28 /* Disable interrupts */
  457. li r4,0
  458. ori r4,r4,MSR_EE
  459. andc r28,r28,r4
  460. SYNC /* Some chip revs need this... */
  461. mtmsr r28
  462. SYNC
  463. lwz r2,_CTR(r1)
  464. lwz r0,_LINK(r1)
  465. mtctr r2
  466. mtlr r0
  467. lwz r2,_XER(r1)
  468. lwz r0,_CCR(r1)
  469. mtspr XER,r2
  470. mtcrf 0xFF,r0
  471. REST_10GPRS(3, r1)
  472. REST_10GPRS(13, r1)
  473. REST_8GPRS(23, r1)
  474. REST_GPR(31, r1)
  475. lwz r2,_NIP(r1) /* Restore environment */
  476. lwz r0,_MSR(r1)
  477. mtspr SPRN_MCSRR0,r2
  478. mtspr SPRN_MCSRR1,r0
  479. lwz r0,GPR0(r1)
  480. lwz r2,GPR2(r1)
  481. lwz r1,GPR1(r1)
  482. SYNC
  483. rfmci
  484. /* Cache functions.
  485. */
  486. invalidate_icache:
  487. mfspr r0,L1CSR1
  488. ori r0,r0,L1CSR1_ICFI
  489. msync
  490. isync
  491. mtspr L1CSR1,r0
  492. isync
  493. blr /* entire I cache */
  494. invalidate_dcache:
  495. mfspr r0,L1CSR0
  496. ori r0,r0,L1CSR0_DCFI
  497. msync
  498. isync
  499. mtspr L1CSR0,r0
  500. isync
  501. blr
  502. .globl icache_enable
  503. icache_enable:
  504. mflr r8
  505. bl invalidate_icache
  506. mtlr r8
  507. isync
  508. mfspr r4,L1CSR1
  509. ori r4,r4,0x0001
  510. oris r4,r4,0x0001
  511. mtspr L1CSR1,r4
  512. isync
  513. blr
  514. .globl icache_disable
  515. icache_disable:
  516. mfspr r0,L1CSR1
  517. lis r3,0
  518. ori r3,r3,L1CSR1_ICE
  519. andc r0,r0,r3
  520. mtspr L1CSR1,r0
  521. isync
  522. blr
  523. .globl icache_status
  524. icache_status:
  525. mfspr r3,L1CSR1
  526. andi. r3,r3,L1CSR1_ICE
  527. blr
  528. .globl dcache_enable
  529. dcache_enable:
  530. mflr r8
  531. bl invalidate_dcache
  532. mtlr r8
  533. isync
  534. mfspr r0,L1CSR0
  535. ori r0,r0,0x0001
  536. oris r0,r0,0x0001
  537. msync
  538. isync
  539. mtspr L1CSR0,r0
  540. isync
  541. blr
  542. .globl dcache_disable
  543. dcache_disable:
  544. mfspr r3,L1CSR0
  545. lis r4,0
  546. ori r4,r4,L1CSR0_DCE
  547. andc r3,r3,r4
  548. mtspr L1CSR0,r0
  549. isync
  550. blr
  551. .globl dcache_status
  552. dcache_status:
  553. mfspr r3,L1CSR0
  554. andi. r3,r3,L1CSR0_DCE
  555. blr
  556. .globl get_pir
  557. get_pir:
  558. mfspr r3,PIR
  559. blr
  560. .globl get_pvr
  561. get_pvr:
  562. mfspr r3,PVR
  563. blr
  564. .globl get_svr
  565. get_svr:
  566. mfspr r3,SVR
  567. blr
  568. .globl wr_tcr
  569. wr_tcr:
  570. mtspr TCR,r3
  571. blr
  572. /*------------------------------------------------------------------------------- */
  573. /* Function: in8 */
  574. /* Description: Input 8 bits */
  575. /*------------------------------------------------------------------------------- */
  576. .globl in8
  577. in8:
  578. lbz r3,0x0000(r3)
  579. blr
  580. /*------------------------------------------------------------------------------- */
  581. /* Function: out8 */
  582. /* Description: Output 8 bits */
  583. /*------------------------------------------------------------------------------- */
  584. .globl out8
  585. out8:
  586. stb r4,0x0000(r3)
  587. sync
  588. blr
  589. /*------------------------------------------------------------------------------- */
  590. /* Function: out16 */
  591. /* Description: Output 16 bits */
  592. /*------------------------------------------------------------------------------- */
  593. .globl out16
  594. out16:
  595. sth r4,0x0000(r3)
  596. sync
  597. blr
  598. /*------------------------------------------------------------------------------- */
  599. /* Function: out16r */
  600. /* Description: Byte reverse and output 16 bits */
  601. /*------------------------------------------------------------------------------- */
  602. .globl out16r
  603. out16r:
  604. sthbrx r4,r0,r3
  605. sync
  606. blr
  607. /*------------------------------------------------------------------------------- */
  608. /* Function: out32 */
  609. /* Description: Output 32 bits */
  610. /*------------------------------------------------------------------------------- */
  611. .globl out32
  612. out32:
  613. stw r4,0x0000(r3)
  614. sync
  615. blr
  616. /*------------------------------------------------------------------------------- */
  617. /* Function: out32r */
  618. /* Description: Byte reverse and output 32 bits */
  619. /*------------------------------------------------------------------------------- */
  620. .globl out32r
  621. out32r:
  622. stwbrx r4,r0,r3
  623. sync
  624. blr
  625. /*------------------------------------------------------------------------------- */
  626. /* Function: in16 */
  627. /* Description: Input 16 bits */
  628. /*------------------------------------------------------------------------------- */
  629. .globl in16
  630. in16:
  631. lhz r3,0x0000(r3)
  632. blr
  633. /*------------------------------------------------------------------------------- */
  634. /* Function: in16r */
  635. /* Description: Input 16 bits and byte reverse */
  636. /*------------------------------------------------------------------------------- */
  637. .globl in16r
  638. in16r:
  639. lhbrx r3,r0,r3
  640. blr
  641. /*------------------------------------------------------------------------------- */
  642. /* Function: in32 */
  643. /* Description: Input 32 bits */
  644. /*------------------------------------------------------------------------------- */
  645. .globl in32
  646. in32:
  647. lwz 3,0x0000(3)
  648. blr
  649. /*------------------------------------------------------------------------------- */
  650. /* Function: in32r */
  651. /* Description: Input 32 bits and byte reverse */
  652. /*------------------------------------------------------------------------------- */
  653. .globl in32r
  654. in32r:
  655. lwbrx r3,r0,r3
  656. blr
  657. /*------------------------------------------------------------------------------*/
  658. /*
  659. * void relocate_code (addr_sp, gd, addr_moni)
  660. *
  661. * This "function" does not return, instead it continues in RAM
  662. * after relocating the monitor code.
  663. *
  664. * r3 = dest
  665. * r4 = src
  666. * r5 = length in bytes
  667. * r6 = cachelinesize
  668. */
  669. .globl relocate_code
  670. relocate_code:
  671. mr r1,r3 /* Set new stack pointer */
  672. mr r9,r4 /* Save copy of Init Data pointer */
  673. mr r10,r5 /* Save copy of Destination Address */
  674. mr r3,r5 /* Destination Address */
  675. lis r4,CFG_MONITOR_BASE@h /* Source Address */
  676. ori r4,r4,CFG_MONITOR_BASE@l
  677. lwz r5,GOT(__init_end)
  678. sub r5,r5,r4
  679. li r6,CFG_CACHELINE_SIZE /* Cache Line Size */
  680. /*
  681. * Fix GOT pointer:
  682. *
  683. * New GOT-PTR = (old GOT-PTR - CFG_MONITOR_BASE) + Destination Address
  684. *
  685. * Offset:
  686. */
  687. sub r15,r10,r4
  688. /* First our own GOT */
  689. add r14,r14,r15
  690. /* the the one used by the C code */
  691. add r30,r30,r15
  692. /*
  693. * Now relocate code
  694. */
  695. cmplw cr1,r3,r4
  696. addi r0,r5,3
  697. srwi. r0,r0,2
  698. beq cr1,4f /* In place copy is not necessary */
  699. beq 7f /* Protect against 0 count */
  700. mtctr r0
  701. bge cr1,2f
  702. la r8,-4(r4)
  703. la r7,-4(r3)
  704. 1: lwzu r0,4(r8)
  705. stwu r0,4(r7)
  706. bdnz 1b
  707. b 4f
  708. 2: slwi r0,r0,2
  709. add r8,r4,r0
  710. add r7,r3,r0
  711. 3: lwzu r0,-4(r8)
  712. stwu r0,-4(r7)
  713. bdnz 3b
  714. /*
  715. * Now flush the cache: note that we must start from a cache aligned
  716. * address. Otherwise we might miss one cache line.
  717. */
  718. 4: cmpwi r6,0
  719. add r5,r3,r5
  720. beq 7f /* Always flush prefetch queue in any case */
  721. subi r0,r6,1
  722. andc r3,r3,r0
  723. mr r4,r3
  724. 5: dcbst 0,r4
  725. add r4,r4,r6
  726. cmplw r4,r5
  727. blt 5b
  728. sync /* Wait for all dcbst to complete on bus */
  729. mr r4,r3
  730. 6: icbi 0,r4
  731. add r4,r4,r6
  732. cmplw r4,r5
  733. blt 6b
  734. 7: sync /* Wait for all icbi to complete on bus */
  735. isync
  736. /*
  737. * Re-point the IVPR at RAM
  738. */
  739. mtspr IVPR,r10
  740. /*
  741. * We are done. Do not return, instead branch to second part of board
  742. * initialization, now running from RAM.
  743. */
  744. addi r0,r10,in_ram - _start + _START_OFFSET
  745. mtlr r0
  746. blr /* NEVER RETURNS! */
  747. .globl in_ram
  748. in_ram:
  749. /*
  750. * Relocation Function, r14 point to got2+0x8000
  751. *
  752. * Adjust got2 pointers, no need to check for 0, this code
  753. * already puts a few entries in the table.
  754. */
  755. li r0,__got2_entries@sectoff@l
  756. la r3,GOT(_GOT2_TABLE_)
  757. lwz r11,GOT(_GOT2_TABLE_)
  758. mtctr r0
  759. sub r11,r3,r11
  760. addi r3,r3,-4
  761. 1: lwzu r0,4(r3)
  762. add r0,r0,r11
  763. stw r0,0(r3)
  764. bdnz 1b
  765. /*
  766. * Now adjust the fixups and the pointers to the fixups
  767. * in case we need to move ourselves again.
  768. */
  769. 2: li r0,__fixup_entries@sectoff@l
  770. lwz r3,GOT(_FIXUP_TABLE_)
  771. cmpwi r0,0
  772. mtctr r0
  773. addi r3,r3,-4
  774. beq 4f
  775. 3: lwzu r4,4(r3)
  776. lwzux r0,r4,r11
  777. add r0,r0,r11
  778. stw r10,0(r3)
  779. stw r0,0(r4)
  780. bdnz 3b
  781. 4:
  782. clear_bss:
  783. /*
  784. * Now clear BSS segment
  785. */
  786. lwz r3,GOT(__bss_start)
  787. lwz r4,GOT(_end)
  788. cmplw 0,r3,r4
  789. beq 6f
  790. li r0,0
  791. 5:
  792. stw r0,0(r3)
  793. addi r3,r3,4
  794. cmplw 0,r3,r4
  795. bne 5b
  796. 6:
  797. mr r3,r9 /* Init Data pointer */
  798. mr r4,r10 /* Destination Address */
  799. bl board_init_r
  800. /*
  801. * Copy exception vector code to low memory
  802. *
  803. * r3: dest_addr
  804. * r7: source address, r8: end address, r9: target address
  805. */
  806. .globl trap_init
  807. trap_init:
  808. lwz r7,GOT(_start_of_vectors)
  809. lwz r8,GOT(_end_of_vectors)
  810. li r9,0x100 /* reset vector always at 0x100 */
  811. cmplw 0,r7,r8
  812. bgelr /* return if r7>=r8 - just in case */
  813. mflr r4 /* save link register */
  814. 1:
  815. lwz r0,0(r7)
  816. stw r0,0(r9)
  817. addi r7,r7,4
  818. addi r9,r9,4
  819. cmplw 0,r7,r8
  820. bne 1b
  821. /*
  822. * relocate `hdlr' and `int_return' entries
  823. */
  824. li r7,.L_CriticalInput - _start + _START_OFFSET
  825. bl trap_reloc
  826. li r7,.L_MachineCheck - _start + _START_OFFSET
  827. bl trap_reloc
  828. li r7,.L_DataStorage - _start + _START_OFFSET
  829. bl trap_reloc
  830. li r7,.L_InstStorage - _start + _START_OFFSET
  831. bl trap_reloc
  832. li r7,.L_ExtInterrupt - _start + _START_OFFSET
  833. bl trap_reloc
  834. li r7,.L_Alignment - _start + _START_OFFSET
  835. bl trap_reloc
  836. li r7,.L_ProgramCheck - _start + _START_OFFSET
  837. bl trap_reloc
  838. li r7,.L_FPUnavailable - _start + _START_OFFSET
  839. bl trap_reloc
  840. li r7,.L_Decrementer - _start + _START_OFFSET
  841. bl trap_reloc
  842. li r7,.L_IntervalTimer - _start + _START_OFFSET
  843. li r8,_end_of_vectors - _start + _START_OFFSET
  844. 2:
  845. bl trap_reloc
  846. addi r7,r7,0x100 /* next exception vector */
  847. cmplw 0,r7,r8
  848. blt 2b
  849. lis r7,0x0
  850. mtspr IVPR,r7
  851. mtlr r4 /* restore link register */
  852. blr
  853. /*
  854. * Function: relocate entries for one exception vector
  855. */
  856. trap_reloc:
  857. lwz r0,0(r7) /* hdlr ... */
  858. add r0,r0,r3 /* ... += dest_addr */
  859. stw r0,0(r7)
  860. lwz r0,4(r7) /* int_return ... */
  861. add r0,r0,r3 /* ... += dest_addr */
  862. stw r0,4(r7)
  863. blr
  864. .globl unlock_ram_in_cache
  865. unlock_ram_in_cache:
  866. /* invalidate the INIT_RAM section */
  867. lis r3,(CFG_INIT_RAM_ADDR & ~31)@h
  868. ori r3,r3,(CFG_INIT_RAM_ADDR & ~31)@l
  869. mfspr r4,L1CFG0
  870. andi. r4,r4,0x1ff
  871. slwi r4,r4,(10 - 1 - L1_CACHE_SHIFT)
  872. mtctr r4
  873. 1: dcbi r0,r3
  874. addi r3,r3,CFG_CACHELINE_SIZE
  875. bdnz 1b
  876. sync
  877. /* Invalidate the TLB entries for the cache */
  878. lis r3,CFG_INIT_RAM_ADDR@h
  879. ori r3,r3,CFG_INIT_RAM_ADDR@l
  880. tlbivax 0,r3
  881. addi r3,r3,0x1000
  882. tlbivax 0,r3
  883. addi r3,r3,0x1000
  884. tlbivax 0,r3
  885. addi r3,r3,0x1000
  886. tlbivax 0,r3
  887. isync
  888. blr