mp.c 5.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218
  1. /*
  2. * Copyright 2008 Freescale Semiconductor.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <asm/processor.h>
  24. #include <ioports.h>
  25. #include <lmb.h>
  26. #include <asm/io.h>
  27. #include "mp.h"
  28. DECLARE_GLOBAL_DATA_PTR;
  29. u32 get_my_id()
  30. {
  31. return mfspr(SPRN_PIR);
  32. }
  33. int cpu_reset(int nr)
  34. {
  35. volatile ccsr_pic_t *pic = (void *)(CFG_MPC85xx_PIC_ADDR);
  36. out_be32(&pic->pir, 1 << nr);
  37. (void)in_be32(&pic->pir);
  38. out_be32(&pic->pir, 0x0);
  39. return 0;
  40. }
  41. int cpu_status(int nr)
  42. {
  43. u32 *table, id = get_my_id();
  44. if (nr == id) {
  45. table = (u32 *)get_spin_addr();
  46. printf("table base @ 0x%p\n", table);
  47. } else {
  48. table = (u32 *)get_spin_addr() + nr * NUM_BOOT_ENTRY;
  49. printf("Running on cpu %d\n", id);
  50. printf("\n");
  51. printf("table @ 0x%p\n", table);
  52. printf(" addr - 0x%08x\n", table[BOOT_ENTRY_ADDR_LOWER]);
  53. printf(" pir - 0x%08x\n", table[BOOT_ENTRY_PIR]);
  54. printf(" r3 - 0x%08x\n", table[BOOT_ENTRY_R3_LOWER]);
  55. printf(" r6 - 0x%08x\n", table[BOOT_ENTRY_R6_LOWER]);
  56. }
  57. return 0;
  58. }
  59. static u8 boot_entry_map[4] = {
  60. 0,
  61. BOOT_ENTRY_PIR,
  62. BOOT_ENTRY_R3_LOWER,
  63. BOOT_ENTRY_R6_LOWER,
  64. };
  65. int cpu_release(int nr, int argc, char *argv[])
  66. {
  67. u32 i, val, *table = (u32 *)get_spin_addr() + nr * NUM_BOOT_ENTRY;
  68. u64 boot_addr;
  69. if (nr == get_my_id()) {
  70. printf("Invalid to release the boot core.\n\n");
  71. return 1;
  72. }
  73. if (argc != 4) {
  74. printf("Invalid number of arguments to release.\n\n");
  75. return 1;
  76. }
  77. #ifdef CFG_64BIT_STRTOUL
  78. boot_addr = simple_strtoull(argv[0], NULL, 16);
  79. #else
  80. boot_addr = simple_strtoul(argv[0], NULL, 16);
  81. #endif
  82. /* handle pir, r3, r6 */
  83. for (i = 1; i < 4; i++) {
  84. if (argv[i][0] != '-') {
  85. u8 entry = boot_entry_map[i];
  86. val = simple_strtoul(argv[i], NULL, 16);
  87. table[entry] = val;
  88. }
  89. }
  90. table[BOOT_ENTRY_ADDR_UPPER] = (u32)(boot_addr >> 32);
  91. /* ensure all table updates complete before final address write */
  92. eieio();
  93. table[BOOT_ENTRY_ADDR_LOWER] = (u32)(boot_addr & 0xffffffff);
  94. return 0;
  95. }
  96. ulong get_spin_addr(void)
  97. {
  98. extern ulong __secondary_start_page;
  99. extern ulong __spin_table;
  100. ulong addr =
  101. (ulong)&__spin_table - (ulong)&__secondary_start_page;
  102. addr += 0xfffff000;
  103. return addr;
  104. }
  105. static void pq3_mp_up(unsigned long bootpg)
  106. {
  107. u32 up, cpu_up_mask, whoami;
  108. u32 *table = (u32 *)get_spin_addr();
  109. volatile u32 bpcr;
  110. volatile ccsr_local_ecm_t *ecm = (void *)(CFG_MPC85xx_ECM_ADDR);
  111. volatile ccsr_gur_t *gur = (void *)(CFG_MPC85xx_GUTS_ADDR);
  112. volatile ccsr_pic_t *pic = (void *)(CFG_MPC85xx_PIC_ADDR);
  113. u32 devdisr;
  114. int timeout = 10;
  115. whoami = in_be32(&pic->whoami);
  116. out_be32(&ecm->bptr, 0x80000000 | (bootpg >> 12));
  117. /* disable time base at the platform */
  118. devdisr = in_be32(&gur->devdisr);
  119. if (whoami)
  120. devdisr |= MPC85xx_DEVDISR_TB0;
  121. else
  122. devdisr |= MPC85xx_DEVDISR_TB1;
  123. out_be32(&gur->devdisr, devdisr);
  124. /* release the hounds */
  125. up = ((1 << CONFIG_NR_CPUS) - 1);
  126. bpcr = in_be32(&ecm->eebpcr);
  127. bpcr |= (up << 24);
  128. out_be32(&ecm->eebpcr, bpcr);
  129. asm("sync; isync; msync");
  130. cpu_up_mask = 1 << whoami;
  131. /* wait for everyone */
  132. while (timeout) {
  133. int i;
  134. for (i = 0; i < CONFIG_NR_CPUS; i++) {
  135. if (table[i * NUM_BOOT_ENTRY + BOOT_ENTRY_ADDR_LOWER])
  136. cpu_up_mask |= (1 << i);
  137. };
  138. if ((cpu_up_mask & up) == up)
  139. break;
  140. udelay(100);
  141. timeout--;
  142. }
  143. if (timeout == 0)
  144. printf("CPU up timeout. CPU up mask is %x should be %x\n",
  145. cpu_up_mask, up);
  146. /* enable time base at the platform */
  147. if (whoami)
  148. devdisr |= MPC85xx_DEVDISR_TB1;
  149. else
  150. devdisr |= MPC85xx_DEVDISR_TB0;
  151. out_be32(&gur->devdisr, devdisr);
  152. mtspr(SPRN_TBWU, 0);
  153. mtspr(SPRN_TBWL, 0);
  154. devdisr &= ~(MPC85xx_DEVDISR_TB0 | MPC85xx_DEVDISR_TB1);
  155. out_be32(&gur->devdisr, devdisr);
  156. }
  157. void cpu_mp_lmb_reserve(struct lmb *lmb)
  158. {
  159. u32 bootpg;
  160. /* if we have 4G or more of memory, put the boot page at 4Gb-4k */
  161. if ((u64)gd->ram_size > 0xfffff000)
  162. bootpg = 0xfffff000;
  163. else
  164. bootpg = gd->ram_size - 4096;
  165. lmb_reserve(lmb, bootpg, 4096);
  166. }
  167. void setup_mp(void)
  168. {
  169. extern ulong __secondary_start_page;
  170. ulong fixup = (ulong)&__secondary_start_page;
  171. u32 bootpg;
  172. /* if we have 4G or more of memory, put the boot page at 4Gb-4k */
  173. if ((u64)gd->ram_size > 0xfffff000)
  174. bootpg = 0xfffff000;
  175. else
  176. bootpg = gd->ram_size - 4096;
  177. memcpy((void *)bootpg, (void *)fixup, 4096);
  178. flush_cache(bootpg, 4096);
  179. pq3_mp_up(bootpg);
  180. }