tlb.c 3.0 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091
  1. /*
  2. * Copyright 2008 Freescale Semiconductor, Inc.
  3. *
  4. * (C) Copyright 2000
  5. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <common.h>
  26. #include <asm/mmu.h>
  27. struct fsl_e_tlb_entry tlb_table[] = {
  28. /* TLB 0 - for temp stack in cache */
  29. SET_TLB_ENTRY(0, CFG_INIT_RAM_ADDR, CFG_INIT_RAM_ADDR,
  30. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  31. 0, 0, BOOKE_PAGESZ_4K, 0),
  32. SET_TLB_ENTRY(0, CFG_INIT_RAM_ADDR + 4 * 1024 , CFG_INIT_RAM_ADDR + 4 * 1024,
  33. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  34. 0, 0, BOOKE_PAGESZ_4K, 0),
  35. SET_TLB_ENTRY(0, CFG_INIT_RAM_ADDR + 8 * 1024 , CFG_INIT_RAM_ADDR + 8 * 1024,
  36. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  37. 0, 0, BOOKE_PAGESZ_4K, 0),
  38. SET_TLB_ENTRY(0, CFG_INIT_RAM_ADDR + 12 * 1024 , CFG_INIT_RAM_ADDR + 12 * 1024,
  39. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  40. 0, 0, BOOKE_PAGESZ_4K, 0),
  41. /*
  42. * TLB 0: 64M Non-cacheable, guarded
  43. * 0xfc000000 64M Covers FLASH at 0xFE800000 and 0xFF800000
  44. * Out of reset this entry is only 4K.
  45. */
  46. SET_TLB_ENTRY(1, CFG_BOOT_BLOCK, CFG_BOOT_BLOCK,
  47. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  48. 0, 0, BOOKE_PAGESZ_64M, 1),
  49. /*
  50. * TLB 1: 1G Non-cacheable, guarded
  51. * 0x80000000 1G PCIE 8,9,a,b
  52. */
  53. SET_TLB_ENTRY(1, CFG_PCIE_PHYS, CFG_PCIE_PHYS,
  54. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  55. 0, 1, BOOKE_PAGESZ_1G, 1),
  56. /*
  57. * TLB 2: 256M Non-cacheable, guarded
  58. */
  59. SET_TLB_ENTRY(1, CFG_PCI_PHYS, CFG_PCI_PHYS,
  60. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  61. 0, 2, BOOKE_PAGESZ_256M, 1),
  62. /*
  63. * TLB 3: 256M Non-cacheable, guarded
  64. */
  65. SET_TLB_ENTRY(1, CFG_PCI_PHYS + 0x10000000, CFG_PCI_PHYS + 0x10000000,
  66. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  67. 0, 3, BOOKE_PAGESZ_256M, 1),
  68. /*
  69. * TLB 4: 64M Non-cacheable, guarded
  70. * 0xe000_0000 1M CCSRBAR
  71. * 0xe100_0000 255M PCI IO range
  72. */
  73. SET_TLB_ENTRY(1, CFG_CCSRBAR, CFG_CCSRBAR_PHYS,
  74. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  75. 0, 4, BOOKE_PAGESZ_64M, 1),
  76. /*
  77. * TLB 5: 64M Non-cacheable, guarded
  78. * 0xf8000000 64M PIXIS 0xF8000000 - 0xFBFFFFFF
  79. */
  80. SET_TLB_ENTRY(1, CFG_LBC_NONCACHE_BASE, CFG_LBC_NONCACHE_BASE,
  81. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  82. 0, 5, BOOKE_PAGESZ_64M, 1),
  83. };
  84. int num_tlb_entries = ARRAY_SIZE(tlb_table);