dv_board.c 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199
  1. /*
  2. * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
  3. *
  4. * Parts are shamelessly stolen from various TI sources, original copyright
  5. * follows:
  6. * -----------------------------------------------------------------
  7. *
  8. * Copyright (C) 2004 Texas Instruments.
  9. *
  10. * ----------------------------------------------------------------------------
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  24. * ----------------------------------------------------------------------------
  25. */
  26. #include <common.h>
  27. #include <i2c.h>
  28. #include <asm/arch/hardware.h>
  29. #include <asm/arch/emac_defs.h>
  30. DECLARE_GLOBAL_DATA_PTR;
  31. extern void timer_init(void);
  32. extern int eth_hw_init(void);
  33. /* Works on Always On power domain only (no PD argument) */
  34. void lpsc_on(unsigned int id)
  35. {
  36. dv_reg_p mdstat, mdctl;
  37. if (id >= DAVINCI_LPSC_GEM)
  38. return; /* Don't work on DSP Power Domain */
  39. mdstat = REG_P(PSC_MDSTAT_BASE + (id * 4));
  40. mdctl = REG_P(PSC_MDCTL_BASE + (id * 4));
  41. while (REG(PSC_PTSTAT) & 0x01) {;}
  42. if ((*mdstat & 0x1f) == 0x03)
  43. return; /* Already on and enabled */
  44. *mdctl |= 0x03;
  45. /* Special treatment for some modules as for sprue14 p.7.4.2 */
  46. if ( (id == DAVINCI_LPSC_VPSSSLV) ||
  47. (id == DAVINCI_LPSC_EMAC) ||
  48. (id == DAVINCI_LPSC_EMAC_WRAPPER) ||
  49. (id == DAVINCI_LPSC_MDIO) ||
  50. (id == DAVINCI_LPSC_USB) ||
  51. (id == DAVINCI_LPSC_ATA) ||
  52. (id == DAVINCI_LPSC_VLYNQ) ||
  53. (id == DAVINCI_LPSC_UHPI) ||
  54. (id == DAVINCI_LPSC_DDR_EMIF) ||
  55. (id == DAVINCI_LPSC_AEMIF) ||
  56. (id == DAVINCI_LPSC_MMC_SD) ||
  57. (id == DAVINCI_LPSC_MEMSTICK) ||
  58. (id == DAVINCI_LPSC_McBSP) ||
  59. (id == DAVINCI_LPSC_GPIO)
  60. )
  61. *mdctl |= 0x200;
  62. REG(PSC_PTCMD) = 0x01;
  63. while (REG(PSC_PTSTAT) & 0x03) {;}
  64. while ((*mdstat & 0x1f) != 0x03) {;} /* Probably an overkill... */
  65. }
  66. void dsp_on(void)
  67. {
  68. int i;
  69. if (REG(PSC_PDSTAT1) & 0x1f)
  70. return; /* Already on */
  71. REG(PSC_GBLCTL) |= 0x01;
  72. REG(PSC_PDCTL1) |= 0x01;
  73. REG(PSC_PDCTL1) &= ~0x100;
  74. REG(PSC_MDCTL_BASE + (DAVINCI_LPSC_GEM * 4)) |= 0x03;
  75. REG(PSC_MDCTL_BASE + (DAVINCI_LPSC_GEM * 4)) &= 0xfffffeff;
  76. REG(PSC_MDCTL_BASE + (DAVINCI_LPSC_IMCOP * 4)) |= 0x03;
  77. REG(PSC_MDCTL_BASE + (DAVINCI_LPSC_IMCOP * 4)) &= 0xfffffeff;
  78. REG(PSC_PTCMD) = 0x02;
  79. for (i = 0; i < 100; i++) {
  80. if (REG(PSC_EPCPR) & 0x02)
  81. break;
  82. }
  83. REG(PSC_CHP_SHRTSW) = 0x01;
  84. REG(PSC_PDCTL1) |= 0x100;
  85. REG(PSC_EPCCR) = 0x02;
  86. for (i = 0; i < 100; i++) {
  87. if (!(REG(PSC_PTSTAT) & 0x02))
  88. break;
  89. }
  90. REG(PSC_GBLCTL) &= ~0x1f;
  91. }
  92. int board_init(void)
  93. {
  94. /* arch number of the board */
  95. gd->bd->bi_arch_number = MACH_TYPE_SONATA;
  96. /* address of boot parameters */
  97. gd->bd->bi_boot_params = LINUX_BOOT_PARAM_ADDR;
  98. /* Workaround for TMS320DM6446 errata 1.3.22 */
  99. REG(PSC_SILVER_BULLET) = 0;
  100. /* Power on required peripherals */
  101. lpsc_on(DAVINCI_LPSC_EMAC);
  102. lpsc_on(DAVINCI_LPSC_EMAC_WRAPPER);
  103. lpsc_on(DAVINCI_LPSC_MDIO);
  104. lpsc_on(DAVINCI_LPSC_I2C);
  105. lpsc_on(DAVINCI_LPSC_UART0);
  106. lpsc_on(DAVINCI_LPSC_TIMER1);
  107. lpsc_on(DAVINCI_LPSC_GPIO);
  108. /* Powerup the DSP */
  109. dsp_on();
  110. /* Bringup UART0 out of reset */
  111. REG(UART0_PWREMU_MGMT) = 0x0000e003;
  112. /* Enable GIO3.3V cells used for EMAC */
  113. REG(VDD3P3V_PWDN) = 0;
  114. /* Enable UART0 MUX lines */
  115. REG(PINMUX1) |= 1;
  116. /* Enable EMAC and AEMIF pins */
  117. REG(PINMUX0) = 0x80000c1f;
  118. /* Enable I2C pin Mux */
  119. REG(PINMUX1) |= (1 << 7);
  120. /* Set the Bus Priority Register to appropriate value */
  121. REG(VBPR) = 0x20;
  122. timer_init();
  123. return(0);
  124. }
  125. int misc_init_r (void)
  126. {
  127. u_int8_t tmp[20], buf[10];
  128. int i = 0;
  129. int clk = 0;
  130. clk = ((REG(PLL2_PLLM) + 1) * 27) / ((REG(PLL2_DIV2) & 0x1f) + 1);
  131. printf ("ARM Clock : %dMHz\n", ((REG(PLL1_PLLM) + 1) * 27 ) / 2);
  132. printf ("DDR Clock : %dMHz\n", (clk / 2));
  133. /* Set Ethernet MAC address from EEPROM */
  134. if (i2c_read(CFG_I2C_EEPROM_ADDR, 0x7f00, CFG_I2C_EEPROM_ADDR_LEN, buf, 6)) {
  135. printf("\nEEPROM @ 0x%02x read FAILED!!!\n", CFG_I2C_EEPROM_ADDR);
  136. } else {
  137. tmp[0] = 0xff;
  138. for (i = 0; i < 6; i++)
  139. tmp[0] &= buf[i];
  140. if ((tmp[0] != 0xff) && (getenv("ethaddr") == NULL)) {
  141. sprintf((char *)&tmp[0], "%02x:%02x:%02x:%02x:%02x:%02x",
  142. buf[0], buf[1], buf[2], buf[3], buf[4], buf[5]);
  143. setenv("ethaddr", (char *)&tmp[0]);
  144. }
  145. }
  146. if (!eth_hw_init())
  147. printf("ethernet init failed!\n");
  148. return(0);
  149. }
  150. int dram_init(void)
  151. {
  152. gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
  153. gd->bd->bi_dram[0].size = PHYS_SDRAM_1_SIZE;
  154. return(0);
  155. }