neo.h 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251
  1. /*
  2. * (C) Copyright 2007-2008
  3. * Dirk Eibach, Guntermann & Drunck GmbH, eibach@gdsys.de
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #ifndef __CONFIG_H
  24. #define __CONFIG_H
  25. #define CONFIG_405EP 1 /* this is a PPC405 CPU */
  26. #define CONFIG_4xx 1 /* member of PPC4xx family */
  27. #define CONFIG_NEO 1 /* on a Neo board */
  28. #define CONFIG_SYS_TEXT_BASE 0xFFFC0000
  29. /*
  30. * Include common defines/options for all AMCC eval boards
  31. */
  32. #define CONFIG_HOSTNAME neo
  33. #define CONFIG_IDENT_STRING " neo 0.01"
  34. #include "amcc-common.h"
  35. #define CONFIG_BOARD_EARLY_INIT_F
  36. #define CONFIG_BOARD_EARLY_INIT_R
  37. #define CONFIG_MISC_INIT_R
  38. #define CONFIG_LAST_STAGE_INIT
  39. #define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
  40. /*
  41. * Configure PLL
  42. */
  43. #define PLLMR0_DEFAULT PLLMR0_266_133_66_33
  44. #define PLLMR1_DEFAULT PLLMR1_266_133_66_33
  45. /* new uImage format support */
  46. #define CONFIG_FIT
  47. #define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */
  48. #define CONFIG_ENV_IS_IN_FLASH /* use FLASH for environment vars */
  49. /*
  50. * Default environment variables
  51. */
  52. #define CONFIG_EXTRA_ENV_SETTINGS \
  53. CONFIG_AMCC_DEF_ENV \
  54. CONFIG_AMCC_DEF_ENV_POWERPC \
  55. CONFIG_AMCC_DEF_ENV_NOR_UPD \
  56. "kernel_addr=fc000000\0" \
  57. "fdt_addr=fc1e0000\0" \
  58. "ramdisk_addr=fc200000\0" \
  59. ""
  60. #define CONFIG_PHY_ADDR 4 /* PHY address */
  61. #define CONFIG_HAS_ETH0
  62. #define CONFIG_HAS_ETH1
  63. #define CONFIG_PHY1_ADDR 0xc /* EMAC1 PHY address */
  64. #define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ
  65. /*
  66. * Commands additional to the ones defined in amcc-common.h
  67. */
  68. #define CONFIG_CMD_CACHE
  69. #define CONFIG_CMD_DATE
  70. #define CONFIG_CMD_DTT
  71. #undef CONFIG_CMD_EEPROM
  72. /*
  73. * SDRAM configuration (please see cpu/ppc/sdram.[ch])
  74. */
  75. #define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
  76. /* SDRAM timings used in datasheet */
  77. #define CONFIG_SYS_SDRAM_CL 3 /* CAS latency */
  78. #define CONFIG_SYS_SDRAM_tRP 20 /* PRECHARGE command period */
  79. #define CONFIG_SYS_SDRAM_tRC 66 /* ACTIVE-to-ACTIVE command period */
  80. #define CONFIG_SYS_SDRAM_tRCD 20 /* ACTIVE-to-READ delay */
  81. #define CONFIG_SYS_SDRAM_tRFC 66 /* Auto refresh period */
  82. /*
  83. * If CONFIG_SYS_EXT_SERIAL_CLOCK, then the UART divisor is 1.
  84. * If CONFIG_SYS_405_UART_ERRATA_59, then UART divisor is 31.
  85. * Otherwise, UART divisor is determined by CPU Clock and CONFIG_SYS_BASE_BAUD value.
  86. * The Linux BASE_BAUD define should match this configuration.
  87. * baseBaud = cpuClock/(uartDivisor*16)
  88. * If CONFIG_SYS_405_UART_ERRATA_59 and 200MHz CPU clock,
  89. * set Linux BASE_BAUD to 403200.
  90. */
  91. #define CONFIG_CONS_INDEX 1 /* Use UART0 */
  92. #define CONFIG_SYS_NS16550
  93. #define CONFIG_SYS_NS16550_SERIAL
  94. #define CONFIG_SYS_NS16550_REG_SIZE 1
  95. #define CONFIG_SYS_NS16550_CLK get_serial_clock()
  96. #undef CONFIG_SYS_EXT_SERIAL_CLOCK /* external serial clock */
  97. #undef CONFIG_SYS_405_UART_ERRATA_59 /* 405GP/CR Rev. D silicon */
  98. #define CONFIG_SYS_BASE_BAUD 691200
  99. /*
  100. * I2C stuff
  101. */
  102. #define CONFIG_SYS_I2C_SPEED 100000 /* I2C speed and slave address */
  103. /* RTC */
  104. #define CONFIG_RTC_DS1337
  105. #define CONFIG_SYS_I2C_RTC_ADDR 0x68
  106. /* Temp sensor/hwmon/dtt */
  107. #define CONFIG_DTT_LM63 1 /* National LM63 */
  108. #define CONFIG_DTT_SENSORS { 0 } /* Sensor addresses */
  109. #define CONFIG_DTT_PWM_LOOKUPTABLE \
  110. { { 40, 10 }, { 50, 20 }, { 60, 40 } }
  111. #define CONFIG_DTT_TACH_LIMIT 0xa10
  112. /*
  113. * FLASH organization
  114. */
  115. #define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
  116. #define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
  117. #define CONFIG_SYS_FLASH_BASE 0xFC000000
  118. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
  119. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  120. #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
  121. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  122. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  123. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
  124. #define CONFIG_SYS_FLASH_PROTECTION 1 /* use hardware flash protection */
  125. #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  126. #define CONFIG_SYS_FLASH_QUIET_TEST 1 /* don't warn upon unknown flash */
  127. #ifdef CONFIG_ENV_IS_IN_FLASH
  128. #define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
  129. #define CONFIG_ENV_ADDR 0xFFF00000
  130. #define CONFIG_ENV_SIZE 0x20000 /* Total Size of Environment Sector */
  131. /* Address and size of Redundant Environment Sector */
  132. #define CONFIG_ENV_ADDR_REDUND 0xFFF20000
  133. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  134. #endif
  135. /*
  136. * PPC405 GPIO Configuration
  137. */
  138. #define CONFIG_SYS_4xx_GPIO_TABLE { \
  139. { \
  140. /* GPIO Core 0 */ \
  141. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO0 PerBLast */ \
  142. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO1 TS1E */ \
  143. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO2 TS2E */ \
  144. { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO3 TS1O */ \
  145. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO4 TS2O */ \
  146. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_1 }, /* GPIO5 TS3 */ \
  147. { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO6 TS4 */ \
  148. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO7 TS5 */ \
  149. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO8 TS6 */ \
  150. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO9 TrcClk */ \
  151. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO10 PerCS1 */ \
  152. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO11 PerCS2 */ \
  153. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO12 PerCS3 */ \
  154. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO13 PerCS4 */ \
  155. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO14 PerAddr03 */ \
  156. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO15 PerAddr04 */ \
  157. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO16 PerAddr05 */ \
  158. { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO17 IRQ0 */ \
  159. { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO18 IRQ1 */ \
  160. { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO19 IRQ2 */ \
  161. { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO20 IRQ3 */ \
  162. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO21 IRQ4 */ \
  163. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO22 IRQ5 */ \
  164. { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO23 IRQ6 */ \
  165. { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO24 UART0_DCD */ \
  166. { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO25 UART0_DSR */ \
  167. { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO26 UART0_RI */ \
  168. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO27 UART0_DTR */ \
  169. { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO28 UART1_Rx */ \
  170. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO29 UART1_Tx */ \
  171. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO30 RejectPkt0 */ \
  172. { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO31 RejectPkt1 */ \
  173. } \
  174. }
  175. /*
  176. * Definitions for initial stack pointer and data area (in data cache)
  177. */
  178. /* use on chip memory (OCM) for temperary stack until sdram is tested */
  179. #define CONFIG_SYS_TEMP_STACK_OCM 1
  180. /* On Chip Memory location */
  181. #define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
  182. #define CONFIG_SYS_OCM_DATA_SIZE 0x1000
  183. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */
  184. #define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of used area in RAM */
  185. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  186. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  187. /*
  188. * External Bus Controller (EBC) Setup
  189. */
  190. /* Memory Bank 0 (NOR-FLASH) initialization */
  191. #define CONFIG_SYS_EBC_PB0AP 0x92015480
  192. #define CONFIG_SYS_EBC_PB0CR 0xFC0DA000 /* BAS=0xFC0,BS=64MB,BU=R/W,BW=16bit */
  193. /* Memory Bank 1 (NVRAM) initialization */
  194. #define CONFIG_SYS_EBC_PB1AP 0x92015480
  195. #define CONFIG_SYS_EBC_PB1CR 0xFB85A000 /* BAS=0xFF8,BS=4MB,BU=R/W,BW=8bit */
  196. /* Memory Bank 2 (FPGA) initialization */
  197. #define CONFIG_SYS_FPGA0_BASE 0x7f100000
  198. #define CONFIG_SYS_EBC_PB2AP 0x92015480
  199. #define CONFIG_SYS_EBC_PB2CR 0x7f11a000 /* BAS=0x7f1,BS=1MB,BU=R/W,BW=16bit */
  200. #define CONFIG_SYS_FPGA_BASE(k) CONFIG_SYS_FPGA0_BASE
  201. #define CONFIG_SYS_FPGA_COUNT 1
  202. /* Memory Bank 3 (Latches) initialization */
  203. #define CONFIG_SYS_LATCH_BASE 0x7f200000
  204. #define CONFIG_SYS_EBC_PB3AP 0x92015480
  205. #define CONFIG_SYS_EBC_PB3CR 0x7f21a000 /* BAS=0x7f2,BS=1MB,BU=R/W,BW=16bit */
  206. #define CONFIG_SYS_LATCH0_RESET 0xffff
  207. #define CONFIG_SYS_LATCH0_BOOT 0xffff
  208. #define CONFIG_SYS_LATCH1_RESET 0xffbf
  209. #define CONFIG_SYS_LATCH1_BOOT 0xffff
  210. #endif /* __CONFIG_H */