iocon.h 9.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272
  1. /*
  2. * (C) Copyright 2010
  3. * Dirk Eibach, Guntermann & Drunck GmbH, eibach@gdsys.de
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #ifndef __CONFIG_H
  24. #define __CONFIG_H
  25. #define CONFIG_405EP 1 /* this is a PPC405 CPU */
  26. #define CONFIG_4xx 1 /* member of PPC4xx family */
  27. #define CONFIG_IOCON 1 /* on a IoCon board */
  28. #define CONFIG_SYS_TEXT_BASE 0xFFFC0000
  29. /*
  30. * Include common defines/options for all AMCC eval boards
  31. */
  32. #define CONFIG_HOSTNAME iocon
  33. #define CONFIG_IDENT_STRING " iocon 0.04"
  34. #include "amcc-common.h"
  35. #define CONFIG_BOARD_EARLY_INIT_F
  36. #define CONFIG_BOARD_EARLY_INIT_R
  37. #define CONFIG_LAST_STAGE_INIT
  38. #define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
  39. /*
  40. * Configure PLL
  41. */
  42. #define PLLMR0_DEFAULT PLLMR0_266_133_66
  43. #define PLLMR1_DEFAULT PLLMR1_266_133_66
  44. #undef CONFIG_ZERO_BOOTDELAY_CHECK /* ignore keypress on bootdelay==0 */
  45. #define CONFIG_AUTOBOOT_KEYED /* use key strings to stop autoboot */
  46. #define CONFIG_AUTOBOOT_STOP_STR " "
  47. /* new uImage format support */
  48. #define CONFIG_FIT
  49. #define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */
  50. #define CONFIG_ENV_IS_IN_FLASH /* use FLASH for environment vars */
  51. /*
  52. * Default environment variables
  53. */
  54. #define CONFIG_EXTRA_ENV_SETTINGS \
  55. CONFIG_AMCC_DEF_ENV \
  56. CONFIG_AMCC_DEF_ENV_POWERPC \
  57. CONFIG_AMCC_DEF_ENV_NOR_UPD \
  58. "kernel_addr=fc000000\0" \
  59. "fdt_addr=fc1e0000\0" \
  60. "ramdisk_addr=fc200000\0" \
  61. ""
  62. #define CONFIG_PHY_ADDR 4 /* PHY address */
  63. #define CONFIG_HAS_ETH0
  64. #define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ
  65. /*
  66. * Commands additional to the ones defined in amcc-common.h
  67. */
  68. #define CONFIG_CMD_CACHE
  69. #undef CONFIG_CMD_EEPROM
  70. /*
  71. * SDRAM configuration (please see cpu/ppc/sdram.[ch])
  72. */
  73. #define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
  74. /* SDRAM timings used in datasheet */
  75. #define CONFIG_SYS_SDRAM_CL 3 /* CAS latency */
  76. #define CONFIG_SYS_SDRAM_tRP 20 /* PRECHARGE command period */
  77. #define CONFIG_SYS_SDRAM_tRC 66 /* ACTIVE-to-ACTIVE period */
  78. #define CONFIG_SYS_SDRAM_tRCD 20 /* ACTIVE-to-READ delay */
  79. #define CONFIG_SYS_SDRAM_tRFC 66 /* Auto refresh period */
  80. /*
  81. * If CONFIG_SYS_EXT_SERIAL_CLOCK, then the UART divisor is 1.
  82. * If CONFIG_SYS_405_UART_ERRATA_59, then UART divisor is 31.
  83. * Otherwise, UART divisor is determined by CPU Clock and CONFIG_SYS_BASE_BAUD.
  84. * The Linux BASE_BAUD define should match this configuration.
  85. * baseBaud = cpuClock/(uartDivisor*16)
  86. * If CONFIG_SYS_405_UART_ERRATA_59 and 200MHz CPU clock,
  87. * set Linux BASE_BAUD to 403200.
  88. */
  89. #define CONFIG_CONS_INDEX 1 /* Use UART0 */
  90. #undef CONFIG_SYS_EXT_SERIAL_CLOCK /* external serial clock */
  91. #undef CONFIG_SYS_405_UART_ERRATA_59 /* 405GP/CR Rev. D silicon */
  92. #define CONFIG_SYS_BASE_BAUD 691200
  93. /*
  94. * I2C stuff
  95. */
  96. #define CONFIG_SYS_I2C_SPEED 400000
  97. /* enable I2C and select the hardware/software driver */
  98. #undef CONFIG_HARD_I2C /* I2C with hardware support */
  99. #define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
  100. /*
  101. * Software (bit-bang) I2C driver configuration
  102. */
  103. #ifndef __ASSEMBLY__
  104. void fpga_gpio_set(int pin);
  105. void fpga_gpio_clear(int pin);
  106. int fpga_gpio_get(int pin);
  107. #endif
  108. #define I2C_ACTIVE { }
  109. #define I2C_TRISTATE { }
  110. #define I2C_READ fpga_gpio_get(0x0040) ? 1 : 0
  111. #define I2C_SDA(bit) if (bit) fpga_gpio_set(0x0040); \
  112. else fpga_gpio_clear(0x0040)
  113. #define I2C_SCL(bit) if (bit) fpga_gpio_set(0x0020); \
  114. else fpga_gpio_clear(0x0020)
  115. #define I2C_DELAY udelay(25) /* 1/4 I2C clock duration */
  116. /*
  117. * OSD hardware
  118. */
  119. #define CONFIG_SYS_MPC92469AC
  120. #define CONFIG_SYS_CH7301
  121. /*
  122. * FLASH organization
  123. */
  124. #define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
  125. #define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
  126. #define CONFIG_SYS_FLASH_BASE 0xFC000000
  127. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
  128. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
  129. #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max num of sectors per chip*/
  130. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase/ms */
  131. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write/ms */
  132. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buff'd writes */
  133. #define CONFIG_SYS_FLASH_PROTECTION 1 /* use hardware flash protect */
  134. #define CONFIG_SYS_FLASH_EMPTY_INFO /* 'E' for empty sector on flinfo */
  135. #define CONFIG_SYS_FLASH_QUIET_TEST 1 /* no warn upon unknown flash */
  136. #ifdef CONFIG_ENV_IS_IN_FLASH
  137. #define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
  138. #define CONFIG_ENV_ADDR ((-CONFIG_SYS_MONITOR_LEN)-CONFIG_ENV_SECT_SIZE)
  139. #define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
  140. /* Address and size of Redundant Environment Sector */
  141. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
  142. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  143. #endif
  144. /*
  145. * PPC405 GPIO Configuration
  146. */
  147. #define CONFIG_SYS_4xx_GPIO_TABLE { /* GPIO Alternate1 */ \
  148. { \
  149. /* GPIO Core 0 */ \
  150. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO0 PerBLast */ \
  151. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO1 TS1E */ \
  152. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO2 TS2E */ \
  153. { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO3 TS1O */ \
  154. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO4 TS2O */ \
  155. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_1 }, /* GPIO5 TS3 */ \
  156. { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO6 TS4 */ \
  157. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO7 TS5 */ \
  158. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO8 TS6 */ \
  159. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO9 TrcClk */ \
  160. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO10 PerCS1 */ \
  161. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO11 PerCS2 */ \
  162. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO12 PerCS3 */ \
  163. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO13 PerCS4 */ \
  164. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO14 PerAddr03 */ \
  165. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO15 PerAddr04 */ \
  166. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO16 PerAddr05 */ \
  167. { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO17 IRQ0 */ \
  168. { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO18 IRQ1 */ \
  169. { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO19 IRQ2 */ \
  170. { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO20 IRQ3 */ \
  171. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO21 IRQ4 */ \
  172. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO22 IRQ5 */ \
  173. { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO23 IRQ6 */ \
  174. { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO24 UART0_DCD */ \
  175. { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO25 UART0_DSR */ \
  176. { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO26 UART0_RI */ \
  177. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO27 UART0_DTR */ \
  178. { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO28 UART1_Rx */ \
  179. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO29 UART1_Tx */ \
  180. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO30 RejectPkt0 */ \
  181. { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO31 RejectPkt1 */ \
  182. } \
  183. }
  184. /*
  185. * Definitions for initial stack pointer and data area (in data cache)
  186. */
  187. /* use on chip memory (OCM) for temperary stack until sdram is tested */
  188. #define CONFIG_SYS_TEMP_STACK_OCM 1
  189. /* On Chip Memory location */
  190. #define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
  191. #define CONFIG_SYS_OCM_DATA_SIZE 0x1000
  192. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* in SDRAM */
  193. #define CONFIG_SYS_INIT_RAM_END CONFIG_SYS_OCM_DATA_SIZE /* End of used area */
  194. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* size/bytes res'd for init data*/
  195. #define CONFIG_SYS_GBL_DATA_OFFSET \
  196. (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  197. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  198. /*
  199. * External Bus Controller (EBC) Setup
  200. */
  201. /* Memory Bank 0 (NOR-FLASH) initialization */
  202. #define CONFIG_SYS_EBC_PB0AP 0xa382a880
  203. #define CONFIG_SYS_EBC_PB0CR 0xFC0DA000
  204. /* Memory Bank 1 (NVRAM) initializatio */
  205. #define CONFIG_SYS_EBC_PB1AP 0x92015480
  206. #define CONFIG_SYS_EBC_PB1CR 0xFB858000
  207. /* Memory Bank 2 (FPGA0) initialization */
  208. #define CONFIG_SYS_FPGA0_BASE 0x7f100000
  209. #define CONFIG_SYS_EBC_PB2AP 0x02825080
  210. #define CONFIG_SYS_EBC_PB2CR (CONFIG_SYS_FPGA0_BASE | 0x1a000)
  211. #define CONFIG_SYS_FPGA_BASE(k) CONFIG_SYS_FPGA0_BASE
  212. #define CONFIG_SYS_FPGA_DONE(k) 0x0010
  213. #define CONFIG_SYS_FPGA_COUNT 1
  214. /* Memory Bank 3 (Latches) initialization */
  215. #define CONFIG_SYS_LATCH_BASE 0x7f200000
  216. #define CONFIG_SYS_EBC_PB3AP 0x02025080
  217. #define CONFIG_SYS_EBC_PB3CR 0x7f21a000
  218. #define CONFIG_SYS_LATCH0_RESET 0xffef
  219. #define CONFIG_SYS_LATCH0_BOOT 0xffff
  220. #define CONFIG_SYS_LATCH1_RESET 0xffff
  221. #define CONFIG_SYS_LATCH1_BOOT 0xffff
  222. /*
  223. * OSD Setup
  224. */
  225. #define CONFIG_SYS_MPC92469AC
  226. #define CONFIG_SYS_CH7301
  227. #define CONFIG_SYS_OSD_SCREENS CONFIG_SYS_FPGA_COUNT
  228. #endif /* __CONFIG_H */