cm_t35.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355
  1. /*
  2. * (C) Copyright 2010
  3. * CompuLab, Ltd.
  4. * Mike Rapoport <mike@compulab.co.il>
  5. *
  6. * Based on omap3_beagle.h
  7. * (C) Copyright 2006-2008
  8. * Texas Instruments.
  9. * Richard Woodruff <r-woodruff2@ti.com>
  10. * Syed Mohammed Khasim <x0khasim@ti.com>
  11. *
  12. * Configuration settings for the CompuLab CM-T35 board
  13. *
  14. * See file CREDITS for list of people who contributed to this
  15. * project.
  16. *
  17. * This program is free software; you can redistribute it and/or
  18. * modify it under the terms of the GNU General Public License as
  19. * published by the Free Software Foundation; either version 2 of
  20. * the License, or (at your option) any later version.
  21. *
  22. * This program is distributed in the hope that it will be useful,
  23. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  24. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  25. * GNU General Public License for more details.
  26. *
  27. * You should have received a copy of the GNU General Public License
  28. * along with this program; if not, write to the Free Software
  29. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  30. * MA 02111-1307 USA
  31. */
  32. #ifndef __CONFIG_H
  33. #define __CONFIG_H
  34. /*
  35. * High Level Configuration Options
  36. */
  37. #define CONFIG_ARMV7 1 /* This is an ARM V7 CPU core */
  38. #define CONFIG_OMAP 1 /* in a TI OMAP core */
  39. #define CONFIG_OMAP34XX 1 /* which is a 34XX */
  40. #define CONFIG_OMAP3430 1 /* which is in a 3430 */
  41. #define CONFIG_CM_T35 1 /* working with CM-T35 */
  42. #define CONFIG_SYS_TEXT_BASE 0x80008000
  43. #define CONFIG_SDRC /* The chip has SDRC controller */
  44. #include <asm/arch/cpu.h> /* get chip and board defs */
  45. #include <asm/arch/omap3.h>
  46. /*
  47. * Display CPU and Board information
  48. */
  49. #define CONFIG_DISPLAY_CPUINFO 1
  50. #define CONFIG_DISPLAY_BOARDINFO 1
  51. /* Clock Defines */
  52. #define V_OSCK 26000000 /* Clock output from T2 */
  53. #define V_SCLK (V_OSCK >> 1)
  54. #undef CONFIG_USE_IRQ /* no support for IRQs */
  55. #define CONFIG_MISC_INIT_R
  56. #define CONFIG_OF_LIBFDT 1
  57. /*
  58. * The early kernel mapping on ARM currently only maps from the base of DRAM
  59. * to the end of the kernel image. The kernel is loaded at DRAM base + 0x8000.
  60. * The early kernel pagetable uses DRAM base + 0x4000 to DRAM base + 0x8000,
  61. * so that leaves DRAM base to DRAM base + 0x4000 available.
  62. */
  63. #define CONFIG_SYS_BOOTMAPSZ 0x4000
  64. #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
  65. #define CONFIG_SETUP_MEMORY_TAGS 1
  66. #define CONFIG_INITRD_TAG 1
  67. #define CONFIG_REVISION_TAG 1
  68. /*
  69. * Size of malloc() pool
  70. */
  71. #define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB */
  72. /* Sector */
  73. #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10))
  74. /* initial data */
  75. /*
  76. * Hardware drivers
  77. */
  78. /*
  79. * NS16550 Configuration
  80. */
  81. #define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
  82. #define CONFIG_SYS_NS16550
  83. #define CONFIG_SYS_NS16550_SERIAL
  84. #define CONFIG_SYS_NS16550_REG_SIZE (-4)
  85. #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
  86. /*
  87. * select serial console configuration
  88. */
  89. #define CONFIG_CONS_INDEX 3
  90. #define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
  91. #define CONFIG_SERIAL3 3 /* UART3 */
  92. /* allow to overwrite serial and ethaddr */
  93. #define CONFIG_ENV_OVERWRITE
  94. #define CONFIG_BAUDRATE 115200
  95. #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
  96. 115200}
  97. #define CONFIG_GENERIC_MMC 1
  98. #define CONFIG_MMC 1
  99. #define CONFIG_OMAP_HSMMC 1
  100. #define CONFIG_DOS_PARTITION 1
  101. /* DDR - I use Micron DDR */
  102. #define CONFIG_OMAP3_MICRON_DDR 1
  103. /* USB */
  104. #define CONFIG_MUSB_UDC 1
  105. #define CONFIG_USB_OMAP3 1
  106. #define CONFIG_TWL4030_USB 1
  107. /* USB device configuration */
  108. #define CONFIG_USB_DEVICE 1
  109. #define CONFIG_USB_TTY 1
  110. #define CONFIG_SYS_CONSOLE_IS_IN_ENV 1
  111. /* commands to include */
  112. #include <config_cmd_default.h>
  113. #define CONFIG_CMD_CACHE
  114. #define CONFIG_CMD_EXT2 /* EXT2 Support */
  115. #define CONFIG_CMD_FAT /* FAT support */
  116. #define CONFIG_CMD_JFFS2 /* JFFS2 Support */
  117. #define CONFIG_CMD_MTDPARTS /* Enable MTD parts commands */
  118. #define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
  119. #define MTDIDS_DEFAULT "nand0=nand"
  120. #define MTDPARTS_DEFAULT "mtdparts=nand:512k(x-loader),"\
  121. "1920k(u-boot),128k(u-boot-env),"\
  122. "4m(kernel),-(fs)"
  123. #define CONFIG_CMD_I2C /* I2C serial bus support */
  124. #define CONFIG_CMD_MMC /* MMC support */
  125. #define CONFIG_CMD_NAND /* NAND support */
  126. #define CONFIG_CMD_DHCP
  127. #define CONFIG_CMD_PING
  128. #undef CONFIG_CMD_FLASH /* flinfo, erase, protect */
  129. #undef CONFIG_CMD_FPGA /* FPGA configuration Support */
  130. #undef CONFIG_CMD_IMLS /* List all found images */
  131. #define CONFIG_SYS_NO_FLASH
  132. #define CONFIG_HARD_I2C 1
  133. #define CONFIG_SYS_I2C_SPEED 100000
  134. #define CONFIG_SYS_I2C_SLAVE 1
  135. #define CONFIG_SYS_I2C_BUS 0
  136. #define CONFIG_SYS_I2C_BUS_SELECT 1
  137. #define CONFIG_DRIVER_OMAP34XX_I2C 1
  138. /*
  139. * TWL4030
  140. */
  141. #define CONFIG_TWL4030_POWER 1
  142. #define CONFIG_TWL4030_LED 1
  143. /*
  144. * Board NAND Info.
  145. */
  146. #define CONFIG_SYS_NAND_QUIET_TEST 1
  147. #define CONFIG_NAND_OMAP_GPMC
  148. #define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
  149. /* to access nand */
  150. #define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
  151. /* to access nand at */
  152. /* CS0 */
  153. #define GPMC_NAND_ECC_LP_x16_LAYOUT 1
  154. #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND */
  155. /* devices */
  156. #define CONFIG_JFFS2_NAND
  157. /* nand device jffs2 lives on */
  158. #define CONFIG_JFFS2_DEV "nand0"
  159. /* start of jffs2 partition */
  160. #define CONFIG_JFFS2_PART_OFFSET 0x680000
  161. #define CONFIG_JFFS2_PART_SIZE 0xf980000 /* size of jffs2 */
  162. /* partition */
  163. /* Environment information */
  164. #define CONFIG_BOOTDELAY 10
  165. #define CONFIG_EXTRA_ENV_SETTINGS \
  166. "loadaddr=0x82000000\0" \
  167. "usbtty=cdc_acm\0" \
  168. "console=ttyS2,115200n8\0" \
  169. "mpurate=500\0" \
  170. "vram=12M\0" \
  171. "dvimode=1024x768MR-16@60\0" \
  172. "defaultdisplay=dvi\0" \
  173. "mmcdev=0\0" \
  174. "mmcroot=/dev/mmcblk0p2 rw\0" \
  175. "mmcrootfstype=ext3 rootwait\0" \
  176. "nandroot=/dev/mtdblock4 rw\0" \
  177. "nandrootfstype=jffs2\0" \
  178. "mmcargs=setenv bootargs console=${console} " \
  179. "mpurate=${mpurate} " \
  180. "vram=${vram} " \
  181. "omapfb.mode=dvi:${dvimode} " \
  182. "omapfb.debug=y " \
  183. "omapdss.def_disp=${defaultdisplay} " \
  184. "root=${mmcroot} " \
  185. "rootfstype=${mmcrootfstype}\0" \
  186. "nandargs=setenv bootargs console=${console} " \
  187. "mpurate=${mpurate} " \
  188. "vram=${vram} " \
  189. "omapfb.mode=dvi:${dvimode} " \
  190. "omapfb.debug=y " \
  191. "omapdss.def_disp=${defaultdisplay} " \
  192. "root=${nandroot} " \
  193. "rootfstype=${nandrootfstype}\0" \
  194. "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
  195. "bootscript=echo Running bootscript from mmc ...; " \
  196. "source ${loadaddr}\0" \
  197. "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
  198. "mmcboot=echo Booting from mmc ...; " \
  199. "run mmcargs; " \
  200. "bootm ${loadaddr}\0" \
  201. "nandboot=echo Booting from nand ...; " \
  202. "run nandargs; " \
  203. "nand read ${loadaddr} 280000 400000; " \
  204. "bootm ${loadaddr}\0" \
  205. #define CONFIG_BOOTCOMMAND \
  206. "if mmc rescan ${mmcdev}; then " \
  207. "if run loadbootscript; then " \
  208. "run bootscript; " \
  209. "else " \
  210. "if run loaduimage; then " \
  211. "run mmcboot; " \
  212. "else run nandboot; " \
  213. "fi; " \
  214. "fi; " \
  215. "else run nandboot; fi"
  216. /*
  217. * Miscellaneous configurable options
  218. */
  219. #define CONFIG_AUTO_COMPLETE
  220. #define CONFIG_CMDLINE_EDITING
  221. #define CONFIG_TIMESTAMP
  222. #define CONFIG_SYS_AUTOLOAD "no"
  223. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  224. #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
  225. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  226. #define CONFIG_SYS_PROMPT "CM-T35 # "
  227. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  228. /* Print Buffer Size */
  229. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
  230. sizeof(CONFIG_SYS_PROMPT) + 16)
  231. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  232. /* Boot Argument Buffer Size */
  233. #define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
  234. #define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0) /* memtest */
  235. /* works on */
  236. #define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
  237. 0x01F00000) /* 31MB */
  238. #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default */
  239. /* load address */
  240. /*
  241. * OMAP3 has 12 GP timers, they can be driven by the system clock
  242. * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
  243. * This rate is divided by a local divisor.
  244. */
  245. #define CONFIG_SYS_TIMERBASE (OMAP34XX_GPT2)
  246. #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
  247. #define CONFIG_SYS_HZ 1000
  248. /*-----------------------------------------------------------------------
  249. * Stack sizes
  250. *
  251. * The stack sizes are set up in start.S using the settings below
  252. */
  253. #define CONFIG_STACKSIZE (128 << 10) /* regular stack 128 KiB */
  254. #ifdef CONFIG_USE_IRQ
  255. #define CONFIG_STACKSIZE_IRQ (4 << 10) /* IRQ stack 4 KiB */
  256. #define CONFIG_STACKSIZE_FIQ (4 << 10) /* FIQ stack 4 KiB */
  257. #endif
  258. /*-----------------------------------------------------------------------
  259. * Physical Memory Map
  260. */
  261. #define CONFIG_NR_DRAM_BANKS 1 /* CS1 is never populated */
  262. #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
  263. #define PHYS_SDRAM_1_SIZE (32 << 20) /* at least 32 MiB */
  264. /* SDRAM Bank Allocation method */
  265. #define SDRC_R_B_C 1
  266. /*-----------------------------------------------------------------------
  267. * FLASH and environment organization
  268. */
  269. /* **** PISMO SUPPORT *** */
  270. /* Configure the PISMO */
  271. #define PISMO1_NAND_SIZE GPMC_SIZE_128M
  272. #define PISMO1_ONEN_SIZE GPMC_SIZE_128M
  273. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */
  274. #define CONFIG_SYS_FLASH_BASE boot_flash_base
  275. /* Monitor at start of flash */
  276. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  277. #define CONFIG_SYS_ONENAND_BASE ONENAND_MAP
  278. #define CONFIG_ENV_IS_IN_NAND 1
  279. #define ONENAND_ENV_OFFSET 0x260000 /* environment starts here */
  280. #define SMNAND_ENV_OFFSET 0x260000 /* environment starts here */
  281. #define CONFIG_SYS_ENV_SECT_SIZE boot_flash_sec
  282. #define CONFIG_ENV_OFFSET boot_flash_off
  283. #define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET
  284. #ifndef __ASSEMBLY__
  285. extern unsigned int boot_flash_base;
  286. extern volatile unsigned int boot_flash_env_addr;
  287. extern unsigned int boot_flash_off;
  288. extern unsigned int boot_flash_sec;
  289. extern unsigned int boot_flash_type;
  290. #endif
  291. #if defined(CONFIG_CMD_NET)
  292. #define CONFIG_NET_MULTI
  293. #define CONFIG_SMC911X
  294. #define CONFIG_SMC911X_32_BIT
  295. #define CM_T35_SMC911X_BASE 0x2C000000
  296. #define SB_T35_SMC911X_BASE (CM_T35_SMC911X_BASE + (16 << 20))
  297. #define CONFIG_SMC911X_BASE CM_T35_SMC911X_BASE
  298. #endif /* (CONFIG_CMD_NET) */
  299. /* additions for new relocation code, must be added to all boards */
  300. #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
  301. #define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
  302. #define CONFIG_SYS_INIT_RAM_SIZE 0x800
  303. #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
  304. CONFIG_SYS_INIT_RAM_SIZE - \
  305. GENERATED_GBL_DATA_SIZE)
  306. #endif /* __CONFIG_H */