canyonlands.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418
  1. /*
  2. * (C) Copyright 2008
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License as
  7. * published by the Free Software Foundation; either version 2 of
  8. * the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  18. * MA 02111-1307 USA
  19. */
  20. #include <common.h>
  21. #include <ppc440.h>
  22. #include <libfdt.h>
  23. #include <fdt_support.h>
  24. #include <asm/processor.h>
  25. #include <asm/io.h>
  26. #include <asm/mmu.h>
  27. #include <asm/4xx_pcie.h>
  28. #include <asm/gpio.h>
  29. extern flash_info_t flash_info[CFG_MAX_FLASH_BANKS]; /* info for FLASH chips */
  30. DECLARE_GLOBAL_DATA_PTR;
  31. int board_early_init_f(void)
  32. {
  33. u32 sdr0_cust0;
  34. /*------------------------------------------------------------------+
  35. * Setup the interrupt controller polarities, triggers, etc.
  36. *------------------------------------------------------------------*/
  37. mtdcr(uic0sr, 0xffffffff); /* clear all */
  38. mtdcr(uic0er, 0x00000000); /* disable all */
  39. mtdcr(uic0cr, 0x00000005); /* ATI & UIC1 crit are critical */
  40. mtdcr(uic0pr, 0xffffffff); /* per ref-board manual */
  41. mtdcr(uic0tr, 0x00000000); /* per ref-board manual */
  42. mtdcr(uic0vr, 0x00000000); /* int31 highest, base=0x000 */
  43. mtdcr(uic0sr, 0xffffffff); /* clear all */
  44. mtdcr(uic1sr, 0xffffffff); /* clear all */
  45. mtdcr(uic1er, 0x00000000); /* disable all */
  46. mtdcr(uic1cr, 0x00000000); /* all non-critical */
  47. mtdcr(uic1pr, 0xffffffff); /* per ref-board manual */
  48. mtdcr(uic1tr, 0x00000000); /* per ref-board manual */
  49. mtdcr(uic1vr, 0x00000000); /* int31 highest, base=0x000 */
  50. mtdcr(uic1sr, 0xffffffff); /* clear all */
  51. mtdcr(uic2sr, 0xffffffff); /* clear all */
  52. mtdcr(uic2er, 0x00000000); /* disable all */
  53. mtdcr(uic2cr, 0x00000000); /* all non-critical */
  54. mtdcr(uic2pr, 0xffffffff); /* per ref-board manual */
  55. mtdcr(uic2tr, 0x00000000); /* per ref-board manual */
  56. mtdcr(uic2vr, 0x00000000); /* int31 highest, base=0x000 */
  57. mtdcr(uic2sr, 0xffffffff); /* clear all */
  58. mtdcr(uic3sr, 0xffffffff); /* clear all */
  59. mtdcr(uic3er, 0x00000000); /* disable all */
  60. mtdcr(uic3cr, 0x00000000); /* all non-critical */
  61. mtdcr(uic3pr, 0xffffffff); /* per ref-board manual */
  62. mtdcr(uic3tr, 0x00000000); /* per ref-board manual */
  63. mtdcr(uic3vr, 0x00000000); /* int31 highest, base=0x000 */
  64. mtdcr(uic3sr, 0xffffffff); /* clear all */
  65. /* SDR Setting - enable NDFC */
  66. mfsdr(SDR0_CUST0, sdr0_cust0);
  67. sdr0_cust0 = SDR0_CUST0_MUX_NDFC_SEL |
  68. SDR0_CUST0_NDFC_ENABLE |
  69. SDR0_CUST0_NDFC_BW_8_BIT |
  70. SDR0_CUST0_NDFC_ARE_MASK |
  71. SDR0_CUST0_NDFC_BAC_ENCODE(3) |
  72. (0x80000000 >> (28 + CFG_NAND_CS));
  73. mtsdr(SDR0_CUST0, sdr0_cust0);
  74. /*
  75. * Configure PFC (Pin Function Control) registers
  76. * UART0: 4 pins
  77. */
  78. mtsdr(SDR0_PFC1, 0x00040000);
  79. /* Enable PCI host functionality in SDR0_PCI0 */
  80. mtsdr(SDR0_PCI0, 0xe0000000);
  81. /* Enable ethernet and take out of reset */
  82. out_8((void *)CFG_BCSR_BASE + 6, 0);
  83. /* Remove NOR-FLASH, NAND-FLASH & EEPROM hardware write protection */
  84. out_8((void *)CFG_BCSR_BASE + 5, 0);
  85. /* Enable USB host & USB-OTG */
  86. out_8((void *)CFG_BCSR_BASE + 7, 0);
  87. mtsdr(SDR0_SRST1, 0); /* Pull AHB out of reset default=1 */
  88. /* Setup PLB4-AHB bridge based on the system address map */
  89. mtdcr(AHB_TOP, 0x8000004B);
  90. mtdcr(AHB_BOT, 0x8000004B);
  91. /*
  92. * Configure USB-STP pins as alternate and not GPIO
  93. * It seems to be neccessary to configure the STP pins as GPIO
  94. * input at powerup (perhaps while USB reset is asserted). So
  95. * we configure those pins to their "real" function now.
  96. */
  97. gpio_config(16, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1);
  98. gpio_config(19, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1);
  99. return 0;
  100. }
  101. int checkboard (void)
  102. {
  103. char *s = getenv("serial#");
  104. u32 pvr = get_pvr();
  105. if ((pvr == PVR_460GT_RA) || (pvr == PVR_460GT_SE_RA))
  106. printf("Board: Glacier - AMCC PPC460GT Evaluation Board");
  107. else
  108. printf("Board: Canyonlands - AMCC PPC460EX Evaluation Board");
  109. if (s != NULL) {
  110. puts(", serial# ");
  111. puts(s);
  112. }
  113. putc('\n');
  114. return (0);
  115. }
  116. /*
  117. * Override the default functions in cpu/ppc4xx/44x_spd_ddr2.c with
  118. * board specific values.
  119. */
  120. u32 ddr_wrdtr(u32 default_val) {
  121. return (SDRAM_WRDTR_LLWP_1_CYC | SDRAM_WRDTR_WTR_180_DEG_ADV | 0x823);
  122. }
  123. u32 ddr_clktr(u32 default_val) {
  124. return (SDRAM_CLKTR_CLKP_90_DEG_ADV);
  125. }
  126. #if defined(CONFIG_NAND_U_BOOT)
  127. /*
  128. * NAND booting U-Boot version uses a fixed initialization, since the whole
  129. * I2C SPD DIMM autodetection/calibration doesn't fit into the 4k of boot
  130. * code.
  131. */
  132. long int initdram(int board_type)
  133. {
  134. return CFG_MBYTES_SDRAM << 20;
  135. }
  136. #endif
  137. #if defined(CFG_DRAM_TEST)
  138. int testdram(void)
  139. {
  140. unsigned long *mem = (unsigned long *)0;
  141. const unsigned long kend = (1024 / sizeof(unsigned long));
  142. unsigned long k, n;
  143. mtmsr(0);
  144. for (k = 0; k < CFG_KBYTES_SDRAM;
  145. ++k, mem += (1024 / sizeof(unsigned long))) {
  146. if ((k & 1023) == 0) {
  147. printf("%3d MB\r", k / 1024);
  148. }
  149. memset(mem, 0xaaaaaaaa, 1024);
  150. for (n = 0; n < kend; ++n) {
  151. if (mem[n] != 0xaaaaaaaa) {
  152. printf("SDRAM test fails at: %08x\n",
  153. (uint) & mem[n]);
  154. return 1;
  155. }
  156. }
  157. memset(mem, 0x55555555, 1024);
  158. for (n = 0; n < kend; ++n) {
  159. if (mem[n] != 0x55555555) {
  160. printf("SDRAM test fails at: %08x\n",
  161. (uint) & mem[n]);
  162. return 1;
  163. }
  164. }
  165. }
  166. printf("SDRAM test passes\n");
  167. return 0;
  168. }
  169. #endif
  170. /*************************************************************************
  171. * pci_target_init
  172. *
  173. * The bootstrap configuration provides default settings for the pci
  174. * inbound map (PIM). But the bootstrap config choices are limited and
  175. * may not be sufficient for a given board.
  176. *
  177. ************************************************************************/
  178. #if defined(CONFIG_PCI) && defined(CFG_PCI_TARGET_INIT)
  179. void pci_target_init(struct pci_controller * hose )
  180. {
  181. /*-------------------------------------------------------------------+
  182. * Disable everything
  183. *-------------------------------------------------------------------*/
  184. out_le32((void *)PCIX0_PIM0SA, 0); /* disable */
  185. out_le32((void *)PCIX0_PIM1SA, 0); /* disable */
  186. out_le32((void *)PCIX0_PIM2SA, 0); /* disable */
  187. out_le32((void *)PCIX0_EROMBA, 0); /* disable expansion rom */
  188. /*-------------------------------------------------------------------+
  189. * Map all of SDRAM to PCI address 0x0000_0000. Note that the 440
  190. * strapping options to not support sizes such as 128/256 MB.
  191. *-------------------------------------------------------------------*/
  192. out_le32((void *)PCIX0_PIM0LAL, CFG_SDRAM_BASE);
  193. out_le32((void *)PCIX0_PIM0LAH, 0);
  194. out_le32((void *)PCIX0_PIM0SA, ~(gd->ram_size - 1) | 1);
  195. out_le32((void *)PCIX0_BAR0, 0);
  196. /*-------------------------------------------------------------------+
  197. * Program the board's subsystem id/vendor id
  198. *-------------------------------------------------------------------*/
  199. out_le16((void *)PCIX0_SBSYSVID, CFG_PCI_SUBSYS_VENDORID);
  200. out_le16((void *)PCIX0_SBSYSID, CFG_PCI_SUBSYS_DEVICEID);
  201. out_le16((void *)PCIX0_CMD, in16r(PCIX0_CMD) | PCI_COMMAND_MEMORY);
  202. }
  203. #endif /* defined(CONFIG_PCI) && defined(CFG_PCI_TARGET_INIT) */
  204. #if defined(CONFIG_PCI)
  205. /*
  206. * is_pci_host
  207. *
  208. * This routine is called to determine if a pci scan should be
  209. * performed. With various hardware environments (especially cPCI and
  210. * PPMC) it's insufficient to depend on the state of the arbiter enable
  211. * bit in the strap register, or generic host/adapter assumptions.
  212. *
  213. * Rather than hard-code a bad assumption in the general 440 code, the
  214. * 440 pci code requires the board to decide at runtime.
  215. *
  216. * Return 0 for adapter mode, non-zero for host (monarch) mode.
  217. */
  218. int is_pci_host(struct pci_controller *hose)
  219. {
  220. /* Board is always configured as host. */
  221. return (1);
  222. }
  223. static struct pci_controller pcie_hose[2] = {{0},{0}};
  224. void pcie_setup_hoses(int busno)
  225. {
  226. struct pci_controller *hose;
  227. int i, bus;
  228. int ret = 0;
  229. char *env;
  230. unsigned int delay;
  231. /*
  232. * assume we're called after the PCIX hose is initialized, which takes
  233. * bus ID 0 and therefore start numbering PCIe's from 1.
  234. */
  235. bus = busno;
  236. for (i = 0; i <= 1; i++) {
  237. if (is_end_point(i))
  238. ret = ppc4xx_init_pcie_endport(i);
  239. else
  240. ret = ppc4xx_init_pcie_rootport(i);
  241. if (ret) {
  242. printf("PCIE%d: initialization as %s failed\n", i,
  243. is_end_point(i) ? "endpoint" : "root-complex");
  244. continue;
  245. }
  246. hose = &pcie_hose[i];
  247. hose->first_busno = bus;
  248. hose->last_busno = bus;
  249. hose->current_busno = bus;
  250. /* setup mem resource */
  251. pci_set_region(hose->regions + 0,
  252. CFG_PCIE_MEMBASE + i * CFG_PCIE_MEMSIZE,
  253. CFG_PCIE_MEMBASE + i * CFG_PCIE_MEMSIZE,
  254. CFG_PCIE_MEMSIZE,
  255. PCI_REGION_MEM);
  256. hose->region_count = 1;
  257. pci_register_hose(hose);
  258. if (is_end_point(i)) {
  259. ppc4xx_setup_pcie_endpoint(hose, i);
  260. /*
  261. * Reson for no scanning is endpoint can not generate
  262. * upstream configuration accesses.
  263. */
  264. } else {
  265. ppc4xx_setup_pcie_rootpoint(hose, i);
  266. env = getenv ("pciscandelay");
  267. if (env != NULL) {
  268. delay = simple_strtoul(env, NULL, 10);
  269. if (delay > 5)
  270. printf("Warning, expect noticable delay before "
  271. "PCIe scan due to 'pciscandelay' value!\n");
  272. mdelay(delay * 1000);
  273. }
  274. /*
  275. * Config access can only go down stream
  276. */
  277. hose->last_busno = pci_hose_scan(hose);
  278. bus = hose->last_busno + 1;
  279. }
  280. }
  281. }
  282. #endif /* CONFIG_PCI */
  283. int board_early_init_r (void)
  284. {
  285. /*
  286. * Canyonlands has 64MBytes of NOR FLASH (Spansion 29GL512), but the
  287. * boot EBC mapping only supports a maximum of 16MBytes
  288. * (4.ff00.0000 - 4.ffff.ffff).
  289. * To solve this problem, the FLASH has to get remapped to another
  290. * EBC address which accepts bigger regions:
  291. *
  292. * 0xfc00.0000 -> 4.cc00.0000
  293. */
  294. /* Remap the NOR FLASH to 0xcc00.0000 ... 0xcfff.ffff */
  295. #if defined(CONFIG_NAND_U_BOOT) || defined(CONFIG_NAND_SPL)
  296. mtebc(pb3cr, CFG_FLASH_BASE_PHYS_L | 0xda000);
  297. #else
  298. mtebc(pb0cr, CFG_FLASH_BASE_PHYS_L | 0xda000);
  299. #endif
  300. /* Remove TLB entry of boot EBC mapping */
  301. remove_tlb(CFG_BOOT_BASE_ADDR, 16 << 20);
  302. /* Add TLB entry for 0xfc00.0000 -> 0x4.cc00.0000 */
  303. program_tlb(CFG_FLASH_BASE_PHYS, CFG_FLASH_BASE, CFG_FLASH_SIZE,
  304. TLB_WORD2_I_ENABLE);
  305. /*
  306. * Now accessing of the whole 64Mbytes of NOR FLASH at virtual address
  307. * 0xfc00.0000 is possible
  308. */
  309. /*
  310. * Clear potential errors resulting from auto-calibration.
  311. * If not done, then we could get an interrupt later on when
  312. * exceptions are enabled.
  313. */
  314. set_mcsr(get_mcsr());
  315. return 0;
  316. }
  317. int misc_init_r(void)
  318. {
  319. u32 sdr0_srst1 = 0;
  320. u32 eth_cfg;
  321. /*
  322. * Set EMAC mode/configuration (GMII, SGMII, RGMII...).
  323. * This is board specific, so let's do it here.
  324. */
  325. mfsdr(SDR0_ETH_CFG, eth_cfg);
  326. /* disable SGMII mode */
  327. eth_cfg &= ~(SDR0_ETH_CFG_SGMII2_ENABLE |
  328. SDR0_ETH_CFG_SGMII1_ENABLE |
  329. SDR0_ETH_CFG_SGMII0_ENABLE);
  330. /* Set the for 2 RGMII mode */
  331. /* GMC0 EMAC4_0, GMC0 EMAC4_1, RGMII Bridge 0 */
  332. eth_cfg &= ~SDR0_ETH_CFG_GMC0_BRIDGE_SEL;
  333. eth_cfg |= SDR0_ETH_CFG_GMC1_BRIDGE_SEL;
  334. mtsdr(SDR0_ETH_CFG, eth_cfg);
  335. /*
  336. * The AHB Bridge core is held in reset after power-on or reset
  337. * so enable it now
  338. */
  339. mfsdr(SDR0_SRST1, sdr0_srst1);
  340. sdr0_srst1 &= ~SDR0_SRST1_AHB;
  341. mtsdr(SDR0_SRST1, sdr0_srst1);
  342. return 0;
  343. }
  344. #if defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP)
  345. void ft_board_setup(void *blob, bd_t *bd)
  346. {
  347. u32 val[4];
  348. int rc;
  349. ft_cpu_setup(blob, bd);
  350. /* Fixup NOR mapping */
  351. val[0] = 0; /* chip select number */
  352. val[1] = 0; /* always 0 */
  353. val[2] = gd->bd->bi_flashstart;
  354. val[3] = gd->bd->bi_flashsize;
  355. rc = fdt_find_and_setprop(blob, "/plb/opb/ebc", "ranges",
  356. val, sizeof(val), 1);
  357. if (rc)
  358. printf("Unable to update property NOR mapping, err=%s\n",
  359. fdt_strerror(rc));
  360. }
  361. #endif /* defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP) */