init.S 7.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263
  1. /*
  2. * Copyright 2004, 2007 Freescale Semiconductor.
  3. * Copyright 2002,2003, Motorola Inc.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <ppc_asm.tmpl>
  24. #include <ppc_defs.h>
  25. #include <asm/cache.h>
  26. #include <asm/mmu.h>
  27. #include <config.h>
  28. #include <mpc85xx.h>
  29. /*
  30. * TLB0 and TLB1 Entries
  31. *
  32. * Out of reset, TLB1's Entry 0 maps the highest 4K for CCSRBAR.
  33. * However, CCSRBAR is then relocated to CFG_CCSRBAR right after
  34. * these TLB entries are established.
  35. *
  36. * The TLB entries for DDR are dynamically setup in spd_sdram()
  37. * and use TLB1 Entries 8 through 15 as needed according to the
  38. * size of DDR memory.
  39. *
  40. * MAS0: tlbsel, esel, nv
  41. * MAS1: valid, iprot, tid, ts, tsize
  42. * MAS2: epn, sharen, x0, x1, w, i, m, g, e
  43. * MAS3: rpn, u0-u3, ux, sx, uw, sw, ur, sr
  44. */
  45. #define entry_start \
  46. mflr r1 ; \
  47. bl 0f ;
  48. #define entry_end \
  49. 0: mflr r0 ; \
  50. mtlr r1 ; \
  51. blr ;
  52. .section .bootpg, "ax"
  53. .globl tlb1_entry
  54. tlb1_entry:
  55. entry_start
  56. /*
  57. * Number of TLB0 and TLB1 entries in the following table
  58. */
  59. .long (2f-1f)/16
  60. 1:
  61. #if (CFG_CCSRBAR_DEFAULT != CFG_CCSRBAR)
  62. /*
  63. * TLB0 4K Non-cacheable, guarded
  64. * 0xff700000 4K Initial CCSRBAR mapping
  65. *
  66. * This ends up at a TLB0 Index==0 entry, and must not collide
  67. * with other TLB0 Entries.
  68. */
  69. .long TLB1_MAS0(0, 0, 0)
  70. .long TLB1_MAS1(1, 0, 0, 0, 0)
  71. .long TLB1_MAS2(E500_TLB_EPN(CFG_CCSRBAR_DEFAULT), 0,0,0,0,1,0,1,0)
  72. .long TLB1_MAS3(E500_TLB_RPN(CFG_CCSRBAR_DEFAULT), 0,0,0,0,0,1,0,1,0,1)
  73. #else
  74. #error("Update the number of table entries in tlb1_entry")
  75. #endif
  76. /*
  77. * TLB0 16K Cacheable, guarded
  78. * Temporary Global data for initialization
  79. *
  80. * Use four 4K TLB0 entries. These entries must be cacheable
  81. * as they provide the bootstrap memory before the memory
  82. * controler and real memory have been configured.
  83. *
  84. * These entries end up at TLB0 Indicies 0x10, 0x14, 0x18 and 0x1c,
  85. * and must not collide with other TLB0 entries.
  86. */
  87. .long TLB1_MAS0(0, 0, 0)
  88. .long TLB1_MAS1(1, 0, 0, 0, 0)
  89. .long TLB1_MAS2(E500_TLB_EPN(CFG_INIT_RAM_ADDR),
  90. 0,0,0,0,0,0,1,0)
  91. .long TLB1_MAS3(E500_TLB_RPN(CFG_INIT_RAM_ADDR),
  92. 0,0,0,0,0,1,0,1,0,1)
  93. .long TLB1_MAS0(0, 0, 0)
  94. .long TLB1_MAS1(1, 0, 0, 0, 0)
  95. .long TLB1_MAS2(E500_TLB_EPN(CFG_INIT_RAM_ADDR + 4 * 1024),
  96. 0,0,0,0,0,0,1,0)
  97. .long TLB1_MAS3(E500_TLB_RPN(CFG_INIT_RAM_ADDR + 4 * 1024),
  98. 0,0,0,0,0,1,0,1,0,1)
  99. .long TLB1_MAS0(0, 0, 0)
  100. .long TLB1_MAS1(1, 0, 0, 0, 0)
  101. .long TLB1_MAS2(E500_TLB_EPN(CFG_INIT_RAM_ADDR + 8 * 1024),
  102. 0,0,0,0,0,0,1,0)
  103. .long TLB1_MAS3(E500_TLB_RPN(CFG_INIT_RAM_ADDR + 8 * 1024),
  104. 0,0,0,0,0,1,0,1,0,1)
  105. .long TLB1_MAS0(0, 0, 0)
  106. .long TLB1_MAS1(1, 0, 0, 0, 0)
  107. .long TLB1_MAS2(E500_TLB_EPN(CFG_INIT_RAM_ADDR + 12 * 1024),
  108. 0,0,0,0,0,0,1,0)
  109. .long TLB1_MAS3(E500_TLB_RPN(CFG_INIT_RAM_ADDR + 12 * 1024),
  110. 0,0,0,0,0,1,0,1,0,1)
  111. /*
  112. * TLB 0: 16M Non-cacheable, guarded
  113. * 0xff000000 16M FLASH
  114. * Out of reset this entry is only 4K.
  115. */
  116. .long TLB1_MAS0(1, 0, 0)
  117. .long TLB1_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_16M)
  118. .long TLB1_MAS2(E500_TLB_EPN(CFG_BOOT_BLOCK), 0,0,0,0,1,0,1,0)
  119. .long TLB1_MAS3(E500_TLB_RPN(CFG_BOOT_BLOCK), 0,0,0,0,0,1,0,1,0,1)
  120. /*
  121. * TLB 1: 1G Non-cacheable, guarded
  122. * 0x80000000 1G PCI1/PCIE 8,9,a,b
  123. */
  124. .long TLB1_MAS0(1, 1, 0)
  125. .long TLB1_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_1G)
  126. .long TLB1_MAS2(E500_TLB_EPN(CFG_PCI_PHYS), 0,0,0,0,1,0,1,0)
  127. .long TLB1_MAS3(E500_TLB_RPN(CFG_PCI_PHYS), 0,0,0,0,0,1,0,1,0,1)
  128. #ifdef CFG_RIO_MEM_PHYS
  129. /*
  130. * TLB 2: 256M Non-cacheable, guarded
  131. */
  132. .long TLB1_MAS0(1, 2, 0)
  133. .long TLB1_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_256M)
  134. .long TLB1_MAS2(E500_TLB_EPN(CFG_RIO_MEM_PHYS),
  135. 0,0,0,0,1,0,1,0)
  136. .long TLB1_MAS3(E500_TLB_RPN(CFG_RIO_MEM_PHYS), 0,0,0,0,0,1,0,1,0,1)
  137. /*
  138. * TLB 3: 256M Non-cacheable, guarded
  139. */
  140. .long TLB1_MAS0(1, 3, 0)
  141. .long TLB1_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_256M)
  142. .long TLB1_MAS2(E500_TLB_EPN(CFG_RIO_MEM_PHYS + 0x10000000),
  143. 0,0,0,0,1,0,1,0)
  144. .long TLB1_MAS3(E500_TLB_RPN(CFG_RIO_MEM_PHYS + 0x10000000),
  145. 0,0,0,0,0,1,0,1,0,1)
  146. #endif
  147. /*
  148. * TLB 5: 64M Non-cacheable, guarded
  149. * 0xe000_0000 1M CCSRBAR
  150. * 0xe200_0000 1M PCI1 IO
  151. * 0xe210_0000 1M PCI2 IO
  152. * 0xe300_0000 1M PCIe IO
  153. */
  154. .long TLB1_MAS0(1, 5, 0)
  155. .long TLB1_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_64M)
  156. .long TLB1_MAS2(E500_TLB_EPN(CFG_CCSRBAR), 0,0,0,0,1,0,1,0)
  157. .long TLB1_MAS3(E500_TLB_RPN(CFG_CCSRBAR), 0,0,0,0,0,1,0,1,0,1)
  158. /*
  159. * TLB 6: 64M Cacheable, non-guarded
  160. * 0xf000_0000 64M LBC SDRAM
  161. */
  162. .long TLB1_MAS0(1, 6, 0)
  163. .long TLB1_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_64M)
  164. .long TLB1_MAS2(E500_TLB_EPN(CFG_LBC_CACHE_BASE), 0,0,0,0,0,0,0,0)
  165. .long TLB1_MAS3(E500_TLB_RPN(CFG_LBC_CACHE_BASE), 0,0,0,0,0,1,0,1,0,1)
  166. /*
  167. * TLB 7: 64M Non-cacheable, guarded
  168. * 0xf8000000 64M CADMUS registers, relocated L2SRAM
  169. */
  170. .long TLB1_MAS0(1, 7, 0)
  171. .long TLB1_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_64M)
  172. .long TLB1_MAS2(E500_TLB_EPN(CFG_LBC_NONCACHE_BASE), 0,0,0,0,1,0,1,0)
  173. .long TLB1_MAS3(E500_TLB_RPN(CFG_LBC_NONCACHE_BASE), 0,0,0,0,0,1,0,1,0,1)
  174. 2:
  175. entry_end
  176. /*
  177. * LAW(Local Access Window) configuration:
  178. *
  179. * 0x0000_0000 0x7fff_ffff DDR 2G
  180. * 0x8000_0000 0x9fff_ffff PCI1 MEM 512M
  181. * 0xa000_0000 0xbfff_ffff PCIe MEM 512M
  182. * 0xc000_0000 0xdfff_ffff RapidIO 512M
  183. * 0xe000_0000 0xe000_ffff CCSR 1M
  184. * 0xe200_0000 0xe10f_ffff PCI1 IO 1M
  185. * 0xe280_0000 0xe20f_ffff PCI2 IO 1M
  186. * 0xe300_0000 0xe30f_ffff PCIe IO 1M
  187. * 0xf000_0000 0xf3ff_ffff SDRAM 64M
  188. * 0xf800_0000 0xf80f_ffff NVRAM/CADMUS (*) 1M
  189. * 0xff00_0000 0xff7f_ffff FLASH (2nd bank) 8M
  190. * 0xff80_0000 0xffff_ffff FLASH (boot bank) 8M
  191. *
  192. * Notes:
  193. * CCSRBAR and L2-as-SRAM don't need a configured Local Access Window.
  194. * If flash is 8M at default position (last 8M), no LAW needed.
  195. *
  196. * LAW 0 is reserved for boot mapping
  197. */
  198. .section .bootpg, "ax"
  199. .globl law_entry
  200. law_entry:
  201. entry_start
  202. .long (4f-3f)/8
  203. 3:
  204. .long 0
  205. .long (LAWAR_TRGT_IF_DDR | (LAWAR_SIZE & LAWAR_SIZE_128M)) & ~LAWAR_EN
  206. #ifdef CFG_PCI1_MEM_PHYS
  207. .long (CFG_PCI1_MEM_PHYS>>12) & 0xfffff
  208. .long LAWAR_EN | LAWAR_TRGT_IF_PCI1 | (LAWAR_SIZE & LAWAR_SIZE_512M)
  209. .long (CFG_PCI1_IO_PHYS>>12) & 0xfffff
  210. .long LAWAR_EN | LAWAR_TRGT_IF_PCI1 | (LAWAR_SIZE & LAWAR_SIZE_1M)
  211. #endif
  212. #ifdef CFG_PCI2_MEM_PHYS
  213. .long (CFG_PCI2_MEM_PHYS>>12) & 0xfffff
  214. .long LAWAR_EN | LAWAR_TRGT_IF_PCI2 | (LAWAR_SIZE & LAWAR_SIZE_512M)
  215. .long (CFG_PCI2_IO_PHYS>>12) & 0xfffff
  216. .long LAWAR_EN | LAWAR_TRGT_IF_PCI2 | (LAWAR_SIZE & LAWAR_SIZE_1M)
  217. #endif
  218. #ifdef CFG_PCIE1_MEM_PHYS
  219. .long (CFG_PCIE1_MEM_PHYS>>12) & 0xfffff
  220. .long LAWAR_EN | LAWAR_TRGT_IF_PCIE1 | (LAWAR_SIZE & LAWAR_SIZE_512M)
  221. .long (CFG_PCIE1_IO_PHYS>>12) & 0xfffff
  222. .long LAWAR_EN | LAWAR_TRGT_IF_PCIE1 | (LAWAR_SIZE & LAWAR_SIZE_1M)
  223. #endif
  224. /* LBC window - maps 256M 0xf0000000 -> 0xffffffff */
  225. .long (CFG_LBC_CACHE_BASE>>12) & 0xfffff
  226. .long LAWAR_EN | LAWAR_TRGT_IF_LBC | (LAWAR_SIZE & LAWAR_SIZE_256M)
  227. #ifdef CFG_RIO_MEM_PHYS
  228. .long (CFG_RIO_MEM_PHYS>>12) & 0xfffff
  229. .long LAWAR_EN | LAWAR_TRGT_IF_RIO | (LAWAR_SIZE & LAWAR_SIZE_512M)
  230. #endif
  231. 4:
  232. entry_end