PM826.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575
  1. /*
  2. * (C) Copyright 2001-2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. #undef CFG_RAMBOOT
  29. /*
  30. * High Level Configuration Options
  31. * (easy to change)
  32. */
  33. #define CONFIG_MPC8260 1 /* This is a MPC8260 CPU */
  34. #define CONFIG_PM826 1 /* ...on a PM8260 module */
  35. #undef CONFIG_DB_CR826_J30x_ON /* J30x jumpers on D.B. carrier */
  36. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  37. #define CONFIG_PREBOOT "echo;echo Type \"run flash_nfs\" to mount root filesystem over NFS;echo"
  38. #undef CONFIG_BOOTARGS
  39. #define CONFIG_BOOTCOMMAND \
  40. "bootp; " \
  41. "setenv bootargs root=/dev/nfs rw nfsroot=$(serverip):$(rootpath) " \
  42. "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask):$(hostname)::off; " \
  43. "bootm"
  44. /* enable I2C and select the hardware/software driver */
  45. #undef CONFIG_HARD_I2C
  46. #define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
  47. # define CFG_I2C_SPEED 50000
  48. # define CFG_I2C_SLAVE 0xFE
  49. /*
  50. * Software (bit-bang) I2C driver configuration
  51. */
  52. #define I2C_PORT 3 /* Port A=0, B=1, C=2, D=3 */
  53. #define I2C_ACTIVE (iop->pdir |= 0x00010000)
  54. #define I2C_TRISTATE (iop->pdir &= ~0x00010000)
  55. #define I2C_READ ((iop->pdat & 0x00010000) != 0)
  56. #define I2C_SDA(bit) if(bit) iop->pdat |= 0x00010000; \
  57. else iop->pdat &= ~0x00010000
  58. #define I2C_SCL(bit) if(bit) iop->pdat |= 0x00020000; \
  59. else iop->pdat &= ~0x00020000
  60. #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
  61. #define CONFIG_RTC_PCF8563
  62. #define CFG_I2C_RTC_ADDR 0x51
  63. /*
  64. * select serial console configuration
  65. *
  66. * if either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
  67. * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
  68. * for SCC).
  69. *
  70. * if CONFIG_CONS_NONE is defined, then the serial console routines must
  71. * defined elsewhere (for example, on the cogent platform, there are serial
  72. * ports on the motherboard which are used for the serial console - see
  73. * cogent/cma101/serial.[ch]).
  74. */
  75. #define CONFIG_CONS_ON_SMC /* define if console on SMC */
  76. #undef CONFIG_CONS_ON_SCC /* define if console on SCC */
  77. #undef CONFIG_CONS_NONE /* define if console on something else*/
  78. #define CONFIG_CONS_INDEX 2 /* which serial channel for console */
  79. /*
  80. * select ethernet configuration
  81. *
  82. * if CONFIG_ETHER_ON_SCC is selected, then
  83. * - CONFIG_ETHER_INDEX must be set to the channel number (1-4)
  84. * - CONFIG_NET_MULTI must not be defined
  85. *
  86. * if CONFIG_ETHER_ON_FCC is selected, then
  87. * - one or more CONFIG_ETHER_ON_FCCx (x=1,2,3) must also be selected
  88. * - CONFIG_NET_MULTI must be defined
  89. *
  90. * if CONFIG_ETHER_NONE is defined, then either the ethernet routines must be
  91. * defined elsewhere (as for the console), or CFG_CMD_NET must be removed
  92. * from CONFIG_COMMANDS to remove support for networking.
  93. */
  94. #define CONFIG_NET_MULTI
  95. #undef CONFIG_ETHER_NONE /* define if ether on something else */
  96. #undef CONFIG_ETHER_ON_SCC /* define if ether on SCC */
  97. #define CONFIG_ETHER_INDEX 1 /* which SCC channel for ethernet */
  98. #define CONFIG_ETHER_ON_FCC /* define if ether on FCC */
  99. /*
  100. * - Rx-CLK is CLK11
  101. * - Tx-CLK is CLK10
  102. */
  103. #define CONFIG_ETHER_ON_FCC1
  104. # define CFG_CMXFCR_MASK1 (CMXFCR_FC1|CMXFCR_RF1CS_MSK|CMXFCR_TF1CS_MSK)
  105. #ifndef CONFIG_DB_CR826_J30x_ON
  106. # define CFG_CMXFCR_VALUE1 (CMXFCR_RF1CS_CLK11|CMXFCR_TF1CS_CLK10)
  107. #else
  108. # define CFG_CMXFCR_VALUE1 (CMXFCR_RF1CS_CLK11|CMXFCR_TF1CS_CLK12)
  109. #endif
  110. /*
  111. * - Rx-CLK is CLK15
  112. * - Tx-CLK is CLK14
  113. */
  114. #define CONFIG_ETHER_ON_FCC2
  115. # define CFG_CMXFCR_MASK2 (CMXFCR_FC2|CMXFCR_RF2CS_MSK|CMXFCR_TF2CS_MSK)
  116. # define CFG_CMXFCR_VALUE2 (CMXFCR_RF2CS_CLK13|CMXFCR_TF2CS_CLK14)
  117. /*
  118. * - RAM for BD/Buffers is on the 60x Bus (see 28-13)
  119. * - Enable Full Duplex in FSMR
  120. */
  121. # define CFG_CPMFCR_RAMTYPE 0
  122. # define CFG_FCC_PSMR (FCC_PSMR_FDE|FCC_PSMR_LPB)
  123. /* system clock rate (CLKIN) - equal to the 60x and local bus speed */
  124. #define CONFIG_8260_CLKIN 64000000 /* in Hz */
  125. #if defined(CONFIG_CONS_NONE) || defined(CONFIG_CONS_USE_EXTC)
  126. #define CONFIG_BAUDRATE 230400
  127. #else
  128. #define CONFIG_BAUDRATE 9600
  129. #endif
  130. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  131. #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  132. #undef CONFIG_WATCHDOG /* watchdog disabled */
  133. #define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT|CONFIG_BOOTP_BOOTFILESIZE)
  134. #ifdef CONFIG_PCI
  135. #define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
  136. CFG_CMD_BEDBUG | \
  137. CFG_CMD_DATE | \
  138. CFG_CMD_DHCP | \
  139. CFG_CMD_DOC | \
  140. CFG_CMD_EEPROM | \
  141. CFG_CMD_I2C | \
  142. CFG_CMD_NFS | \
  143. CFG_CMD_PCI | \
  144. CFG_CMD_SNTP )
  145. #else /* ! PCI */
  146. #define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
  147. CFG_CMD_BEDBUG | \
  148. CFG_CMD_DATE | \
  149. CFG_CMD_DHCP | \
  150. CFG_CMD_DOC | \
  151. CFG_CMD_EEPROM | \
  152. CFG_CMD_I2C | \
  153. CFG_CMD_NFS | \
  154. CFG_CMD_SNTP )
  155. #endif /* CONFIG_PCI */
  156. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  157. #include <cmd_confdefs.h>
  158. /*
  159. * Disk-On-Chip configuration
  160. */
  161. #define CFG_DOC_SHORT_TIMEOUT
  162. #define CFG_MAX_DOC_DEVICE 1 /* Max number of DOC devices */
  163. #define CFG_DOC_SUPPORT_2000
  164. #define CFG_DOC_SUPPORT_MILLENNIUM
  165. /*
  166. * Miscellaneous configurable options
  167. */
  168. #define CFG_LONGHELP /* undef to save memory */
  169. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  170. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  171. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  172. #else
  173. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  174. #endif
  175. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  176. #define CFG_MAXARGS 16 /* max number of command args */
  177. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  178. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  179. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  180. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  181. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  182. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  183. #define CFG_RESET_ADDRESS 0xFDFFFFFC /* "bad" address */
  184. /*
  185. * For booting Linux, the board info and command line data
  186. * have to be in the first 8 MB of memory, since this is
  187. * the maximum mapped by the Linux kernel during initialization.
  188. */
  189. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  190. /*-----------------------------------------------------------------------
  191. * Flash and Boot ROM mapping
  192. */
  193. #ifdef CONFIG_FLASH_32MB
  194. #define CFG_FLASH0_BASE 0x40000000
  195. #define CFG_FLASH0_SIZE 0x02000000
  196. #else
  197. #define CFG_FLASH0_BASE 0xFF000000
  198. #define CFG_FLASH0_SIZE 0x00800000
  199. #endif
  200. #define CFG_BOOTROM_BASE 0xFF800000
  201. #define CFG_BOOTROM_SIZE 0x00080000
  202. #define CFG_DOC_BASE 0xFF800000
  203. #define CFG_DOC_SIZE 0x00100000
  204. /* Flash bank size (for preliminary settings)
  205. */
  206. #define CFG_FLASH_SIZE CFG_FLASH0_SIZE
  207. /*-----------------------------------------------------------------------
  208. * FLASH organization
  209. */
  210. #define CFG_MAX_FLASH_BANKS 1 /* max num of memory banks */
  211. #ifdef CONFIG_FLASH_32MB
  212. #define CFG_MAX_FLASH_SECT 135 /* max num of sects on one chip */
  213. #else
  214. #define CFG_MAX_FLASH_SECT 128 /* max num of sects on one chip */
  215. #endif
  216. #define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
  217. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
  218. #if 0
  219. /* Start port with environment in flash; switch to EEPROM later */
  220. #define CFG_ENV_IS_IN_FLASH 1
  221. #define CFG_ENV_ADDR (CFG_FLASH_BASE+0x40000)
  222. #define CFG_ENV_SIZE 0x40000
  223. #define CFG_ENV_SECT_SIZE 0x40000
  224. #else
  225. /* Final version: environment in EEPROM */
  226. #define CFG_ENV_IS_IN_EEPROM 1
  227. #define CFG_I2C_EEPROM_ADDR 0x58
  228. #define CFG_I2C_EEPROM_ADDR_LEN 1
  229. #define CFG_EEPROM_PAGE_WRITE_BITS 4
  230. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
  231. #define CFG_ENV_OFFSET 512
  232. #define CFG_ENV_SIZE (2048 - 512)
  233. #endif
  234. /*-----------------------------------------------------------------------
  235. * Hard Reset Configuration Words
  236. *
  237. * if you change bits in the HRCW, you must also change the CFG_*
  238. * defines for the various registers affected by the HRCW e.g. changing
  239. * HRCW_DPPCxx requires you to also change CFG_SIUMCR.
  240. */
  241. #if defined(CONFIG_BOOT_ROM)
  242. #define CFG_HRCW_MASTER (HRCW_BPS01 | HRCW_CIP | HRCW_ISB100 | HRCW_BMS)
  243. #else
  244. #define CFG_HRCW_MASTER (HRCW_CIP | HRCW_ISB100 | HRCW_BMS)
  245. #endif
  246. /* no slaves so just fill with zeros */
  247. #define CFG_HRCW_SLAVE1 0
  248. #define CFG_HRCW_SLAVE2 0
  249. #define CFG_HRCW_SLAVE3 0
  250. #define CFG_HRCW_SLAVE4 0
  251. #define CFG_HRCW_SLAVE5 0
  252. #define CFG_HRCW_SLAVE6 0
  253. #define CFG_HRCW_SLAVE7 0
  254. /*-----------------------------------------------------------------------
  255. * Internal Memory Mapped Register
  256. */
  257. #define CFG_IMMR 0xF0000000
  258. /*-----------------------------------------------------------------------
  259. * Definitions for initial stack pointer and data area (in DPRAM)
  260. */
  261. #define CFG_INIT_RAM_ADDR CFG_IMMR
  262. #define CFG_INIT_RAM_END 0x4000 /* End of used area in DPRAM */
  263. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data*/
  264. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  265. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  266. /*-----------------------------------------------------------------------
  267. * Start addresses for the final memory configuration
  268. * (Set up by the startup code)
  269. * Please note that CFG_SDRAM_BASE _must_ start at 0
  270. *
  271. * 60x SDRAM is mapped at CFG_SDRAM_BASE, local SDRAM
  272. * is mapped at SDRAM_BASE2_PRELIM.
  273. */
  274. #define CFG_SDRAM_BASE 0x00000000
  275. #define CFG_FLASH_BASE CFG_FLASH0_BASE
  276. #define CFG_MONITOR_BASE TEXT_BASE
  277. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  278. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc()*/
  279. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  280. # define CFG_RAMBOOT
  281. #endif
  282. #ifdef CONFIG_PCI
  283. #define CONFIG_PCI_PNP
  284. #define CONFIG_EEPRO100
  285. #define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
  286. #endif
  287. /*
  288. * Internal Definitions
  289. *
  290. * Boot Flags
  291. */
  292. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH*/
  293. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  294. /*-----------------------------------------------------------------------
  295. * Cache Configuration
  296. */
  297. #define CFG_CACHELINE_SIZE 32 /* For MPC8260 CPU */
  298. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  299. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  300. #endif
  301. /*-----------------------------------------------------------------------
  302. * HIDx - Hardware Implementation-dependent Registers 2-11
  303. *-----------------------------------------------------------------------
  304. * HID0 also contains cache control - initially enable both caches and
  305. * invalidate contents, then the final state leaves only the instruction
  306. * cache enabled. Note that Power-On and Hard reset invalidate the caches,
  307. * but Soft reset does not.
  308. *
  309. * HID1 has only read-only information - nothing to set.
  310. */
  311. #define CFG_HID0_INIT (HID0_ICE|HID0_DCE|HID0_ICFI|HID0_DCI|\
  312. HID0_IFEM|HID0_ABE)
  313. #define CFG_HID0_FINAL (HID0_ICE|HID0_IFEM|HID0_ABE)
  314. #define CFG_HID2 0
  315. /*-----------------------------------------------------------------------
  316. * RMR - Reset Mode Register 5-5
  317. *-----------------------------------------------------------------------
  318. * turn on Checkstop Reset Enable
  319. */
  320. #define CFG_RMR RMR_CSRE
  321. /*-----------------------------------------------------------------------
  322. * BCR - Bus Configuration 4-25
  323. *-----------------------------------------------------------------------
  324. */
  325. #define BCR_APD01 0x10000000
  326. #define CFG_BCR (BCR_APD01|BCR_ETM|BCR_LETM) /* 8260 mode */
  327. /*-----------------------------------------------------------------------
  328. * SIUMCR - SIU Module Configuration 4-31
  329. *-----------------------------------------------------------------------
  330. */
  331. #if 0
  332. #define CFG_SIUMCR (SIUMCR_DPPC00|SIUMCR_APPC10|SIUMCR_CS10PC01)
  333. #else
  334. #define CFG_SIUMCR (SIUMCR_DPPC10|SIUMCR_APPC10)
  335. #endif
  336. /*-----------------------------------------------------------------------
  337. * SYPCR - System Protection Control 4-35
  338. * SYPCR can only be written once after reset!
  339. *-----------------------------------------------------------------------
  340. * Watchdog & Bus Monitor Timer max, 60x Bus Monitor enable
  341. */
  342. #if defined(CONFIG_WATCHDOG)
  343. #define CFG_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\
  344. SYPCR_SWRI|SYPCR_SWP|SYPCR_SWE)
  345. #else
  346. #define CFG_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\
  347. SYPCR_SWRI|SYPCR_SWP)
  348. #endif /* CONFIG_WATCHDOG */
  349. /*-----------------------------------------------------------------------
  350. * TMCNTSC - Time Counter Status and Control 4-40
  351. *-----------------------------------------------------------------------
  352. * Clear once per Second and Alarm Interrupt Status, Set 32KHz timersclk,
  353. * and enable Time Counter
  354. */
  355. #define CFG_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
  356. /*-----------------------------------------------------------------------
  357. * PISCR - Periodic Interrupt Status and Control 4-42
  358. *-----------------------------------------------------------------------
  359. * Clear Periodic Interrupt Status, Set 32KHz timersclk, and enable
  360. * Periodic timer
  361. */
  362. #define CFG_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
  363. /*-----------------------------------------------------------------------
  364. * SCCR - System Clock Control 9-8
  365. *-----------------------------------------------------------------------
  366. */
  367. #define CFG_SCCR (SCCR_DFBRG00)
  368. /*-----------------------------------------------------------------------
  369. * RCCR - RISC Controller Configuration 13-7
  370. *-----------------------------------------------------------------------
  371. */
  372. #define CFG_RCCR 0
  373. /*
  374. * Init Memory Controller:
  375. *
  376. * Bank Bus Machine PortSz Device
  377. * ---- --- ------- ------ ------
  378. * 0 60x GPCM 64 bit FLASH
  379. * 1 60x SDRAM 64 bit SDRAM
  380. *
  381. */
  382. /* Initialize SDRAM on local bus
  383. */
  384. #define CFG_INIT_LOCAL_SDRAM
  385. /* Minimum mask to separate preliminary
  386. * address ranges for CS[0:2]
  387. */
  388. #define CFG_MIN_AM_MASK 0xC0000000
  389. /*
  390. * we use the same values for 32 MB and 128 MB SDRAM
  391. * refresh rate = 7.73 uS (64 MHz Bus Clock)
  392. */
  393. #define CFG_MPTPR 0x2000
  394. #define CFG_PSRT 0x0E
  395. #define CFG_MRS_OFFS 0x00000000
  396. #if defined(CONFIG_BOOT_ROM)
  397. /*
  398. * Bank 0 - Boot ROM (8 bit wide)
  399. */
  400. #define CFG_BR0_PRELIM ((CFG_BOOTROM_BASE & BRx_BA_MSK)|\
  401. BRx_PS_8 |\
  402. BRx_MS_GPCM_P |\
  403. BRx_V)
  404. #define CFG_OR0_PRELIM (P2SZ_TO_AM(CFG_BOOTROM_SIZE) |\
  405. ORxG_CSNT |\
  406. ORxG_ACS_DIV1 |\
  407. ORxG_SCY_3_CLK |\
  408. ORxG_EHTR |\
  409. ORxG_TRLX)
  410. /*
  411. * Bank 1 - Flash (64 bit wide)
  412. */
  413. #define CFG_BR1_PRELIM ((CFG_FLASH_BASE & BRx_BA_MSK) |\
  414. BRx_PS_64 |\
  415. BRx_MS_GPCM_P |\
  416. BRx_V)
  417. #define CFG_OR1_PRELIM (P2SZ_TO_AM(CFG_FLASH_SIZE) |\
  418. ORxG_CSNT |\
  419. ORxG_ACS_DIV1 |\
  420. ORxG_SCY_3_CLK |\
  421. ORxG_EHTR |\
  422. ORxG_TRLX)
  423. #else /* ! CONFIG_BOOT_ROM */
  424. /*
  425. * Bank 0 - Flash (64 bit wide)
  426. */
  427. #define CFG_BR0_PRELIM ((CFG_FLASH_BASE & BRx_BA_MSK) |\
  428. BRx_PS_64 |\
  429. BRx_MS_GPCM_P |\
  430. BRx_V)
  431. #define CFG_OR0_PRELIM (P2SZ_TO_AM(CFG_FLASH_SIZE) |\
  432. ORxG_CSNT |\
  433. ORxG_ACS_DIV1 |\
  434. ORxG_SCY_3_CLK |\
  435. ORxG_EHTR |\
  436. ORxG_TRLX)
  437. /*
  438. * Bank 1 - Disk-On-Chip
  439. */
  440. #define CFG_BR1_PRELIM ((CFG_DOC_BASE & BRx_BA_MSK) |\
  441. BRx_PS_8 |\
  442. BRx_MS_GPCM_P |\
  443. BRx_V)
  444. #define CFG_OR1_PRELIM (P2SZ_TO_AM(CFG_DOC_SIZE) |\
  445. ORxG_CSNT |\
  446. ORxG_ACS_DIV1 |\
  447. ORxG_SCY_3_CLK |\
  448. ORxG_EHTR |\
  449. ORxG_TRLX)
  450. #endif /* CONFIG_BOOT_ROM */
  451. /* Bank 2 - SDRAM
  452. */
  453. #ifndef CFG_RAMBOOT
  454. #define CFG_BR2_PRELIM ((CFG_SDRAM_BASE & BRx_BA_MSK) |\
  455. BRx_PS_64 |\
  456. BRx_MS_SDRAM_P |\
  457. BRx_V)
  458. /* SDRAM initialization values for 8-column chips
  459. */
  460. #define CFG_OR2_8COL (CFG_MIN_AM_MASK |\
  461. ORxS_BPD_4 |\
  462. ORxS_ROWST_PBI0_A9 |\
  463. ORxS_NUMR_12)
  464. #define CFG_PSDMR_8COL (PSDMR_SDAM_A13_IS_A5 |\
  465. PSDMR_BSMA_A14_A16 |\
  466. PSDMR_SDA10_PBI0_A10 |\
  467. PSDMR_RFRC_7_CLK |\
  468. PSDMR_PRETOACT_2W |\
  469. PSDMR_ACTTORW_1W |\
  470. PSDMR_LDOTOPRE_1C |\
  471. PSDMR_WRC_1C |\
  472. PSDMR_CL_2)
  473. /* SDRAM initialization values for 9-column chips
  474. */
  475. #define CFG_OR2_9COL (CFG_MIN_AM_MASK |\
  476. ORxS_BPD_4 |\
  477. ORxS_ROWST_PBI0_A7 |\
  478. ORxS_NUMR_13)
  479. #define CFG_PSDMR_9COL (PSDMR_SDAM_A14_IS_A5 |\
  480. PSDMR_BSMA_A13_A15 |\
  481. PSDMR_SDA10_PBI0_A9 |\
  482. PSDMR_RFRC_7_CLK |\
  483. PSDMR_PRETOACT_2W |\
  484. PSDMR_ACTTORW_1W |\
  485. PSDMR_LDOTOPRE_1C |\
  486. PSDMR_WRC_1C |\
  487. PSDMR_CL_2)
  488. #define CFG_OR2_PRELIM CFG_OR2_9COL
  489. #define CFG_PSDMR CFG_PSDMR_9COL
  490. #endif /* CFG_RAMBOOT */
  491. #endif /* __CONFIG_H */