uec.c 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407
  1. /*
  2. * Copyright (C) 2006 Freescale Semiconductor, Inc.
  3. *
  4. * Dave Liu <daveliu@freescale.com>
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License as
  8. * published by the Free Software Foundation; either version 2 of
  9. * the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  19. * MA 02111-1307 USA
  20. */
  21. #include "common.h"
  22. #include "net.h"
  23. #include "malloc.h"
  24. #include "asm/errno.h"
  25. #include "asm/io.h"
  26. #include "asm/immap_qe.h"
  27. #include "qe.h"
  28. #include "uccf.h"
  29. #include "uec.h"
  30. #include "uec_phy.h"
  31. #include "miiphy.h"
  32. #ifdef CONFIG_UEC_ETH1
  33. static uec_info_t eth1_uec_info = {
  34. .uf_info = {
  35. .ucc_num = CFG_UEC1_UCC_NUM,
  36. .rx_clock = CFG_UEC1_RX_CLK,
  37. .tx_clock = CFG_UEC1_TX_CLK,
  38. .eth_type = CFG_UEC1_ETH_TYPE,
  39. },
  40. #if (CFG_UEC1_ETH_TYPE == FAST_ETH)
  41. .num_threads_tx = UEC_NUM_OF_THREADS_1,
  42. .num_threads_rx = UEC_NUM_OF_THREADS_1,
  43. #else
  44. .num_threads_tx = UEC_NUM_OF_THREADS_4,
  45. .num_threads_rx = UEC_NUM_OF_THREADS_4,
  46. #endif
  47. .riscTx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  48. .riscRx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  49. .tx_bd_ring_len = 16,
  50. .rx_bd_ring_len = 16,
  51. .phy_address = CFG_UEC1_PHY_ADDR,
  52. .enet_interface = CFG_UEC1_INTERFACE_MODE,
  53. };
  54. #endif
  55. #ifdef CONFIG_UEC_ETH2
  56. static uec_info_t eth2_uec_info = {
  57. .uf_info = {
  58. .ucc_num = CFG_UEC2_UCC_NUM,
  59. .rx_clock = CFG_UEC2_RX_CLK,
  60. .tx_clock = CFG_UEC2_TX_CLK,
  61. .eth_type = CFG_UEC2_ETH_TYPE,
  62. },
  63. #if (CFG_UEC2_ETH_TYPE == FAST_ETH)
  64. .num_threads_tx = UEC_NUM_OF_THREADS_1,
  65. .num_threads_rx = UEC_NUM_OF_THREADS_1,
  66. #else
  67. .num_threads_tx = UEC_NUM_OF_THREADS_4,
  68. .num_threads_rx = UEC_NUM_OF_THREADS_4,
  69. #endif
  70. .riscTx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  71. .riscRx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  72. .tx_bd_ring_len = 16,
  73. .rx_bd_ring_len = 16,
  74. .phy_address = CFG_UEC2_PHY_ADDR,
  75. .enet_interface = CFG_UEC2_INTERFACE_MODE,
  76. };
  77. #endif
  78. #ifdef CONFIG_UEC_ETH3
  79. static uec_info_t eth3_uec_info = {
  80. .uf_info = {
  81. .ucc_num = CFG_UEC3_UCC_NUM,
  82. .rx_clock = CFG_UEC3_RX_CLK,
  83. .tx_clock = CFG_UEC3_TX_CLK,
  84. .eth_type = CFG_UEC3_ETH_TYPE,
  85. },
  86. #if (CFG_UEC3_ETH_TYPE == FAST_ETH)
  87. .num_threads_tx = UEC_NUM_OF_THREADS_1,
  88. .num_threads_rx = UEC_NUM_OF_THREADS_1,
  89. #else
  90. .num_threads_tx = UEC_NUM_OF_THREADS_4,
  91. .num_threads_rx = UEC_NUM_OF_THREADS_4,
  92. #endif
  93. .riscTx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  94. .riscRx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  95. .tx_bd_ring_len = 16,
  96. .rx_bd_ring_len = 16,
  97. .phy_address = CFG_UEC3_PHY_ADDR,
  98. .enet_interface = CFG_UEC3_INTERFACE_MODE,
  99. };
  100. #endif
  101. #ifdef CONFIG_UEC_ETH4
  102. static uec_info_t eth4_uec_info = {
  103. .uf_info = {
  104. .ucc_num = CFG_UEC4_UCC_NUM,
  105. .rx_clock = CFG_UEC4_RX_CLK,
  106. .tx_clock = CFG_UEC4_TX_CLK,
  107. .eth_type = CFG_UEC4_ETH_TYPE,
  108. },
  109. #if (CFG_UEC4_ETH_TYPE == FAST_ETH)
  110. .num_threads_tx = UEC_NUM_OF_THREADS_1,
  111. .num_threads_rx = UEC_NUM_OF_THREADS_1,
  112. #else
  113. .num_threads_tx = UEC_NUM_OF_THREADS_4,
  114. .num_threads_rx = UEC_NUM_OF_THREADS_4,
  115. #endif
  116. .riscTx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  117. .riscRx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  118. .tx_bd_ring_len = 16,
  119. .rx_bd_ring_len = 16,
  120. .phy_address = CFG_UEC4_PHY_ADDR,
  121. .enet_interface = CFG_UEC4_INTERFACE_MODE,
  122. };
  123. #endif
  124. #define MAXCONTROLLERS (4)
  125. static struct eth_device *devlist[MAXCONTROLLERS];
  126. u16 phy_read (struct uec_mii_info *mii_info, u16 regnum);
  127. void phy_write (struct uec_mii_info *mii_info, u16 regnum, u16 val);
  128. static int uec_mac_enable(uec_private_t *uec, comm_dir_e mode)
  129. {
  130. uec_t *uec_regs;
  131. u32 maccfg1;
  132. if (!uec) {
  133. printf("%s: uec not initial\n", __FUNCTION__);
  134. return -EINVAL;
  135. }
  136. uec_regs = uec->uec_regs;
  137. maccfg1 = in_be32(&uec_regs->maccfg1);
  138. if (mode & COMM_DIR_TX) {
  139. maccfg1 |= MACCFG1_ENABLE_TX;
  140. out_be32(&uec_regs->maccfg1, maccfg1);
  141. uec->mac_tx_enabled = 1;
  142. }
  143. if (mode & COMM_DIR_RX) {
  144. maccfg1 |= MACCFG1_ENABLE_RX;
  145. out_be32(&uec_regs->maccfg1, maccfg1);
  146. uec->mac_rx_enabled = 1;
  147. }
  148. return 0;
  149. }
  150. static int uec_mac_disable(uec_private_t *uec, comm_dir_e mode)
  151. {
  152. uec_t *uec_regs;
  153. u32 maccfg1;
  154. if (!uec) {
  155. printf("%s: uec not initial\n", __FUNCTION__);
  156. return -EINVAL;
  157. }
  158. uec_regs = uec->uec_regs;
  159. maccfg1 = in_be32(&uec_regs->maccfg1);
  160. if (mode & COMM_DIR_TX) {
  161. maccfg1 &= ~MACCFG1_ENABLE_TX;
  162. out_be32(&uec_regs->maccfg1, maccfg1);
  163. uec->mac_tx_enabled = 0;
  164. }
  165. if (mode & COMM_DIR_RX) {
  166. maccfg1 &= ~MACCFG1_ENABLE_RX;
  167. out_be32(&uec_regs->maccfg1, maccfg1);
  168. uec->mac_rx_enabled = 0;
  169. }
  170. return 0;
  171. }
  172. static int uec_graceful_stop_tx(uec_private_t *uec)
  173. {
  174. ucc_fast_t *uf_regs;
  175. u32 cecr_subblock;
  176. u32 ucce;
  177. if (!uec || !uec->uccf) {
  178. printf("%s: No handle passed.\n", __FUNCTION__);
  179. return -EINVAL;
  180. }
  181. uf_regs = uec->uccf->uf_regs;
  182. /* Clear the grace stop event */
  183. out_be32(&uf_regs->ucce, UCCE_GRA);
  184. /* Issue host command */
  185. cecr_subblock =
  186. ucc_fast_get_qe_cr_subblock(uec->uec_info->uf_info.ucc_num);
  187. qe_issue_cmd(QE_GRACEFUL_STOP_TX, cecr_subblock,
  188. (u8)QE_CR_PROTOCOL_ETHERNET, 0);
  189. /* Wait for command to complete */
  190. do {
  191. ucce = in_be32(&uf_regs->ucce);
  192. } while (! (ucce & UCCE_GRA));
  193. uec->grace_stopped_tx = 1;
  194. return 0;
  195. }
  196. static int uec_graceful_stop_rx(uec_private_t *uec)
  197. {
  198. u32 cecr_subblock;
  199. u8 ack;
  200. if (!uec) {
  201. printf("%s: No handle passed.\n", __FUNCTION__);
  202. return -EINVAL;
  203. }
  204. if (!uec->p_rx_glbl_pram) {
  205. printf("%s: No init rx global parameter\n", __FUNCTION__);
  206. return -EINVAL;
  207. }
  208. /* Clear acknowledge bit */
  209. ack = uec->p_rx_glbl_pram->rxgstpack;
  210. ack &= ~GRACEFUL_STOP_ACKNOWLEDGE_RX;
  211. uec->p_rx_glbl_pram->rxgstpack = ack;
  212. /* Keep issuing cmd and checking ack bit until it is asserted */
  213. do {
  214. /* Issue host command */
  215. cecr_subblock =
  216. ucc_fast_get_qe_cr_subblock(uec->uec_info->uf_info.ucc_num);
  217. qe_issue_cmd(QE_GRACEFUL_STOP_RX, cecr_subblock,
  218. (u8)QE_CR_PROTOCOL_ETHERNET, 0);
  219. ack = uec->p_rx_glbl_pram->rxgstpack;
  220. } while (! (ack & GRACEFUL_STOP_ACKNOWLEDGE_RX ));
  221. uec->grace_stopped_rx = 1;
  222. return 0;
  223. }
  224. static int uec_restart_tx(uec_private_t *uec)
  225. {
  226. u32 cecr_subblock;
  227. if (!uec || !uec->uec_info) {
  228. printf("%s: No handle passed.\n", __FUNCTION__);
  229. return -EINVAL;
  230. }
  231. cecr_subblock =
  232. ucc_fast_get_qe_cr_subblock(uec->uec_info->uf_info.ucc_num);
  233. qe_issue_cmd(QE_RESTART_TX, cecr_subblock,
  234. (u8)QE_CR_PROTOCOL_ETHERNET, 0);
  235. uec->grace_stopped_tx = 0;
  236. return 0;
  237. }
  238. static int uec_restart_rx(uec_private_t *uec)
  239. {
  240. u32 cecr_subblock;
  241. if (!uec || !uec->uec_info) {
  242. printf("%s: No handle passed.\n", __FUNCTION__);
  243. return -EINVAL;
  244. }
  245. cecr_subblock =
  246. ucc_fast_get_qe_cr_subblock(uec->uec_info->uf_info.ucc_num);
  247. qe_issue_cmd(QE_RESTART_RX, cecr_subblock,
  248. (u8)QE_CR_PROTOCOL_ETHERNET, 0);
  249. uec->grace_stopped_rx = 0;
  250. return 0;
  251. }
  252. static int uec_open(uec_private_t *uec, comm_dir_e mode)
  253. {
  254. ucc_fast_private_t *uccf;
  255. if (!uec || !uec->uccf) {
  256. printf("%s: No handle passed.\n", __FUNCTION__);
  257. return -EINVAL;
  258. }
  259. uccf = uec->uccf;
  260. /* check if the UCC number is in range. */
  261. if (uec->uec_info->uf_info.ucc_num >= UCC_MAX_NUM) {
  262. printf("%s: ucc_num out of range.\n", __FUNCTION__);
  263. return -EINVAL;
  264. }
  265. /* Enable MAC */
  266. uec_mac_enable(uec, mode);
  267. /* Enable UCC fast */
  268. ucc_fast_enable(uccf, mode);
  269. /* RISC microcode start */
  270. if ((mode & COMM_DIR_TX) && uec->grace_stopped_tx) {
  271. uec_restart_tx(uec);
  272. }
  273. if ((mode & COMM_DIR_RX) && uec->grace_stopped_rx) {
  274. uec_restart_rx(uec);
  275. }
  276. return 0;
  277. }
  278. static int uec_stop(uec_private_t *uec, comm_dir_e mode)
  279. {
  280. ucc_fast_private_t *uccf;
  281. if (!uec || !uec->uccf) {
  282. printf("%s: No handle passed.\n", __FUNCTION__);
  283. return -EINVAL;
  284. }
  285. uccf = uec->uccf;
  286. /* check if the UCC number is in range. */
  287. if (uec->uec_info->uf_info.ucc_num >= UCC_MAX_NUM) {
  288. printf("%s: ucc_num out of range.\n", __FUNCTION__);
  289. return -EINVAL;
  290. }
  291. /* Stop any transmissions */
  292. if ((mode & COMM_DIR_TX) && !uec->grace_stopped_tx) {
  293. uec_graceful_stop_tx(uec);
  294. }
  295. /* Stop any receptions */
  296. if ((mode & COMM_DIR_RX) && !uec->grace_stopped_rx) {
  297. uec_graceful_stop_rx(uec);
  298. }
  299. /* Disable the UCC fast */
  300. ucc_fast_disable(uec->uccf, mode);
  301. /* Disable the MAC */
  302. uec_mac_disable(uec, mode);
  303. return 0;
  304. }
  305. static int uec_set_mac_duplex(uec_private_t *uec, int duplex)
  306. {
  307. uec_t *uec_regs;
  308. u32 maccfg2;
  309. if (!uec) {
  310. printf("%s: uec not initial\n", __FUNCTION__);
  311. return -EINVAL;
  312. }
  313. uec_regs = uec->uec_regs;
  314. if (duplex == DUPLEX_HALF) {
  315. maccfg2 = in_be32(&uec_regs->maccfg2);
  316. maccfg2 &= ~MACCFG2_FDX;
  317. out_be32(&uec_regs->maccfg2, maccfg2);
  318. }
  319. if (duplex == DUPLEX_FULL) {
  320. maccfg2 = in_be32(&uec_regs->maccfg2);
  321. maccfg2 |= MACCFG2_FDX;
  322. out_be32(&uec_regs->maccfg2, maccfg2);
  323. }
  324. return 0;
  325. }
  326. static int uec_set_mac_if_mode(uec_private_t *uec, enet_interface_e if_mode)
  327. {
  328. enet_interface_e enet_if_mode;
  329. uec_info_t *uec_info;
  330. uec_t *uec_regs;
  331. u32 upsmr;
  332. u32 maccfg2;
  333. if (!uec) {
  334. printf("%s: uec not initial\n", __FUNCTION__);
  335. return -EINVAL;
  336. }
  337. uec_info = uec->uec_info;
  338. uec_regs = uec->uec_regs;
  339. enet_if_mode = if_mode;
  340. maccfg2 = in_be32(&uec_regs->maccfg2);
  341. maccfg2 &= ~MACCFG2_INTERFACE_MODE_MASK;
  342. upsmr = in_be32(&uec->uccf->uf_regs->upsmr);
  343. upsmr &= ~(UPSMR_RPM | UPSMR_TBIM | UPSMR_R10M | UPSMR_RMM);
  344. switch (enet_if_mode) {
  345. case ENET_100_MII:
  346. case ENET_10_MII:
  347. maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE;
  348. break;
  349. case ENET_1000_GMII:
  350. maccfg2 |= MACCFG2_INTERFACE_MODE_BYTE;
  351. break;
  352. case ENET_1000_TBI:
  353. maccfg2 |= MACCFG2_INTERFACE_MODE_BYTE;
  354. upsmr |= UPSMR_TBIM;
  355. break;
  356. case ENET_1000_RTBI:
  357. maccfg2 |= MACCFG2_INTERFACE_MODE_BYTE;
  358. upsmr |= (UPSMR_RPM | UPSMR_TBIM);
  359. break;
  360. case ENET_1000_RGMII_RXID:
  361. case ENET_1000_RGMII_ID:
  362. case ENET_1000_RGMII:
  363. maccfg2 |= MACCFG2_INTERFACE_MODE_BYTE;
  364. upsmr |= UPSMR_RPM;
  365. break;
  366. case ENET_100_RGMII:
  367. maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE;
  368. upsmr |= UPSMR_RPM;
  369. break;
  370. case ENET_10_RGMII:
  371. maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE;
  372. upsmr |= (UPSMR_RPM | UPSMR_R10M);
  373. break;
  374. case ENET_100_RMII:
  375. maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE;
  376. upsmr |= UPSMR_RMM;
  377. break;
  378. case ENET_10_RMII:
  379. maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE;
  380. upsmr |= (UPSMR_R10M | UPSMR_RMM);
  381. break;
  382. default:
  383. return -EINVAL;
  384. break;
  385. }
  386. out_be32(&uec_regs->maccfg2, maccfg2);
  387. out_be32(&uec->uccf->uf_regs->upsmr, upsmr);
  388. return 0;
  389. }
  390. static int init_mii_management_configuration(uec_mii_t *uec_mii_regs)
  391. {
  392. uint timeout = 0x1000;
  393. u32 miimcfg = 0;
  394. miimcfg = in_be32(&uec_mii_regs->miimcfg);
  395. miimcfg |= MIIMCFG_MNGMNT_CLC_DIV_INIT_VALUE;
  396. out_be32(&uec_mii_regs->miimcfg, miimcfg);
  397. /* Wait until the bus is free */
  398. while ((in_be32(&uec_mii_regs->miimcfg) & MIIMIND_BUSY) && timeout--);
  399. if (timeout <= 0) {
  400. printf("%s: The MII Bus is stuck!", __FUNCTION__);
  401. return -ETIMEDOUT;
  402. }
  403. return 0;
  404. }
  405. static int init_phy(struct eth_device *dev)
  406. {
  407. uec_private_t *uec;
  408. uec_mii_t *umii_regs;
  409. struct uec_mii_info *mii_info;
  410. struct phy_info *curphy;
  411. int err;
  412. uec = (uec_private_t *)dev->priv;
  413. umii_regs = uec->uec_mii_regs;
  414. uec->oldlink = 0;
  415. uec->oldspeed = 0;
  416. uec->oldduplex = -1;
  417. mii_info = malloc(sizeof(*mii_info));
  418. if (!mii_info) {
  419. printf("%s: Could not allocate mii_info", dev->name);
  420. return -ENOMEM;
  421. }
  422. memset(mii_info, 0, sizeof(*mii_info));
  423. if (uec->uec_info->uf_info.eth_type == GIGA_ETH) {
  424. mii_info->speed = SPEED_1000;
  425. } else {
  426. mii_info->speed = SPEED_100;
  427. }
  428. mii_info->duplex = DUPLEX_FULL;
  429. mii_info->pause = 0;
  430. mii_info->link = 1;
  431. mii_info->advertising = (ADVERTISED_10baseT_Half |
  432. ADVERTISED_10baseT_Full |
  433. ADVERTISED_100baseT_Half |
  434. ADVERTISED_100baseT_Full |
  435. ADVERTISED_1000baseT_Full);
  436. mii_info->autoneg = 1;
  437. mii_info->mii_id = uec->uec_info->phy_address;
  438. mii_info->dev = dev;
  439. mii_info->mdio_read = &uec_read_phy_reg;
  440. mii_info->mdio_write = &uec_write_phy_reg;
  441. uec->mii_info = mii_info;
  442. qe_set_mii_clk_src(uec->uec_info->uf_info.ucc_num);
  443. if (init_mii_management_configuration(umii_regs)) {
  444. printf("%s: The MII Bus is stuck!", dev->name);
  445. err = -1;
  446. goto bus_fail;
  447. }
  448. /* get info for this PHY */
  449. curphy = uec_get_phy_info(uec->mii_info);
  450. if (!curphy) {
  451. printf("%s: No PHY found", dev->name);
  452. err = -1;
  453. goto no_phy;
  454. }
  455. mii_info->phyinfo = curphy;
  456. /* Run the commands which initialize the PHY */
  457. if (curphy->init) {
  458. err = curphy->init(uec->mii_info);
  459. if (err)
  460. goto phy_init_fail;
  461. }
  462. return 0;
  463. phy_init_fail:
  464. no_phy:
  465. bus_fail:
  466. free(mii_info);
  467. return err;
  468. }
  469. static void adjust_link(struct eth_device *dev)
  470. {
  471. uec_private_t *uec = (uec_private_t *)dev->priv;
  472. uec_t *uec_regs;
  473. struct uec_mii_info *mii_info = uec->mii_info;
  474. extern void change_phy_interface_mode(struct eth_device *dev,
  475. enet_interface_e mode);
  476. uec_regs = uec->uec_regs;
  477. if (mii_info->link) {
  478. /* Now we make sure that we can be in full duplex mode.
  479. * If not, we operate in half-duplex mode. */
  480. if (mii_info->duplex != uec->oldduplex) {
  481. if (!(mii_info->duplex)) {
  482. uec_set_mac_duplex(uec, DUPLEX_HALF);
  483. printf("%s: Half Duplex\n", dev->name);
  484. } else {
  485. uec_set_mac_duplex(uec, DUPLEX_FULL);
  486. printf("%s: Full Duplex\n", dev->name);
  487. }
  488. uec->oldduplex = mii_info->duplex;
  489. }
  490. if (mii_info->speed != uec->oldspeed) {
  491. if (uec->uec_info->uf_info.eth_type == GIGA_ETH) {
  492. switch (mii_info->speed) {
  493. case 1000:
  494. break;
  495. case 100:
  496. printf ("switching to rgmii 100\n");
  497. /* change phy to rgmii 100 */
  498. change_phy_interface_mode(dev,
  499. ENET_100_RGMII);
  500. /* change the MAC interface mode */
  501. uec_set_mac_if_mode(uec,ENET_100_RGMII);
  502. break;
  503. case 10:
  504. printf ("switching to rgmii 10\n");
  505. /* change phy to rgmii 10 */
  506. change_phy_interface_mode(dev,
  507. ENET_10_RGMII);
  508. /* change the MAC interface mode */
  509. uec_set_mac_if_mode(uec,ENET_10_RGMII);
  510. break;
  511. default:
  512. printf("%s: Ack,Speed(%d)is illegal\n",
  513. dev->name, mii_info->speed);
  514. break;
  515. }
  516. }
  517. printf("%s: Speed %dBT\n", dev->name, mii_info->speed);
  518. uec->oldspeed = mii_info->speed;
  519. }
  520. if (!uec->oldlink) {
  521. printf("%s: Link is up\n", dev->name);
  522. uec->oldlink = 1;
  523. }
  524. } else { /* if (mii_info->link) */
  525. if (uec->oldlink) {
  526. printf("%s: Link is down\n", dev->name);
  527. uec->oldlink = 0;
  528. uec->oldspeed = 0;
  529. uec->oldduplex = -1;
  530. }
  531. }
  532. }
  533. static void phy_change(struct eth_device *dev)
  534. {
  535. uec_private_t *uec = (uec_private_t *)dev->priv;
  536. /* Update the link, speed, duplex */
  537. uec->mii_info->phyinfo->read_status(uec->mii_info);
  538. /* Adjust the interface according to speed */
  539. adjust_link(dev);
  540. }
  541. #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) \
  542. && !defined(BITBANGMII)
  543. /*
  544. * Read a MII PHY register.
  545. *
  546. * Returns:
  547. * 0 on success
  548. */
  549. static int uec_miiphy_read(char *devname, unsigned char addr,
  550. unsigned char reg, unsigned short *value)
  551. {
  552. *value = uec_read_phy_reg(devlist[0], addr, reg);
  553. return 0;
  554. }
  555. /*
  556. * Write a MII PHY register.
  557. *
  558. * Returns:
  559. * 0 on success
  560. */
  561. static int uec_miiphy_write(char *devname, unsigned char addr,
  562. unsigned char reg, unsigned short value)
  563. {
  564. uec_write_phy_reg(devlist[0], addr, reg, value);
  565. return 0;
  566. }
  567. #endif
  568. static int uec_set_mac_address(uec_private_t *uec, u8 *mac_addr)
  569. {
  570. uec_t *uec_regs;
  571. u32 mac_addr1;
  572. u32 mac_addr2;
  573. if (!uec) {
  574. printf("%s: uec not initial\n", __FUNCTION__);
  575. return -EINVAL;
  576. }
  577. uec_regs = uec->uec_regs;
  578. /* if a station address of 0x12345678ABCD, perform a write to
  579. MACSTNADDR1 of 0xCDAB7856,
  580. MACSTNADDR2 of 0x34120000 */
  581. mac_addr1 = (mac_addr[5] << 24) | (mac_addr[4] << 16) | \
  582. (mac_addr[3] << 8) | (mac_addr[2]);
  583. out_be32(&uec_regs->macstnaddr1, mac_addr1);
  584. mac_addr2 = ((mac_addr[1] << 24) | (mac_addr[0] << 16)) & 0xffff0000;
  585. out_be32(&uec_regs->macstnaddr2, mac_addr2);
  586. return 0;
  587. }
  588. static int uec_convert_threads_num(uec_num_of_threads_e threads_num,
  589. int *threads_num_ret)
  590. {
  591. int num_threads_numerica;
  592. switch (threads_num) {
  593. case UEC_NUM_OF_THREADS_1:
  594. num_threads_numerica = 1;
  595. break;
  596. case UEC_NUM_OF_THREADS_2:
  597. num_threads_numerica = 2;
  598. break;
  599. case UEC_NUM_OF_THREADS_4:
  600. num_threads_numerica = 4;
  601. break;
  602. case UEC_NUM_OF_THREADS_6:
  603. num_threads_numerica = 6;
  604. break;
  605. case UEC_NUM_OF_THREADS_8:
  606. num_threads_numerica = 8;
  607. break;
  608. default:
  609. printf("%s: Bad number of threads value.",
  610. __FUNCTION__);
  611. return -EINVAL;
  612. }
  613. *threads_num_ret = num_threads_numerica;
  614. return 0;
  615. }
  616. static void uec_init_tx_parameter(uec_private_t *uec, int num_threads_tx)
  617. {
  618. uec_info_t *uec_info;
  619. u32 end_bd;
  620. u8 bmrx = 0;
  621. int i;
  622. uec_info = uec->uec_info;
  623. /* Alloc global Tx parameter RAM page */
  624. uec->tx_glbl_pram_offset = qe_muram_alloc(
  625. sizeof(uec_tx_global_pram_t),
  626. UEC_TX_GLOBAL_PRAM_ALIGNMENT);
  627. uec->p_tx_glbl_pram = (uec_tx_global_pram_t *)
  628. qe_muram_addr(uec->tx_glbl_pram_offset);
  629. /* Zero the global Tx prameter RAM */
  630. memset(uec->p_tx_glbl_pram, 0, sizeof(uec_tx_global_pram_t));
  631. /* Init global Tx parameter RAM */
  632. /* TEMODER, RMON statistics disable, one Tx queue */
  633. out_be16(&uec->p_tx_glbl_pram->temoder, TEMODER_INIT_VALUE);
  634. /* SQPTR */
  635. uec->send_q_mem_reg_offset = qe_muram_alloc(
  636. sizeof(uec_send_queue_qd_t),
  637. UEC_SEND_QUEUE_QUEUE_DESCRIPTOR_ALIGNMENT);
  638. uec->p_send_q_mem_reg = (uec_send_queue_mem_region_t *)
  639. qe_muram_addr(uec->send_q_mem_reg_offset);
  640. out_be32(&uec->p_tx_glbl_pram->sqptr, uec->send_q_mem_reg_offset);
  641. /* Setup the table with TxBDs ring */
  642. end_bd = (u32)uec->p_tx_bd_ring + (uec_info->tx_bd_ring_len - 1)
  643. * SIZEOFBD;
  644. out_be32(&uec->p_send_q_mem_reg->sqqd[0].bd_ring_base,
  645. (u32)(uec->p_tx_bd_ring));
  646. out_be32(&uec->p_send_q_mem_reg->sqqd[0].last_bd_completed_address,
  647. end_bd);
  648. /* Scheduler Base Pointer, we have only one Tx queue, no need it */
  649. out_be32(&uec->p_tx_glbl_pram->schedulerbasepointer, 0);
  650. /* TxRMON Base Pointer, TxRMON disable, we don't need it */
  651. out_be32(&uec->p_tx_glbl_pram->txrmonbaseptr, 0);
  652. /* TSTATE, global snooping, big endian, the CSB bus selected */
  653. bmrx = BMR_INIT_VALUE;
  654. out_be32(&uec->p_tx_glbl_pram->tstate, ((u32)(bmrx) << BMR_SHIFT));
  655. /* IPH_Offset */
  656. for (i = 0; i < MAX_IPH_OFFSET_ENTRY; i++) {
  657. out_8(&uec->p_tx_glbl_pram->iphoffset[i], 0);
  658. }
  659. /* VTAG table */
  660. for (i = 0; i < UEC_TX_VTAG_TABLE_ENTRY_MAX; i++) {
  661. out_be32(&uec->p_tx_glbl_pram->vtagtable[i], 0);
  662. }
  663. /* TQPTR */
  664. uec->thread_dat_tx_offset = qe_muram_alloc(
  665. num_threads_tx * sizeof(uec_thread_data_tx_t) +
  666. 32 *(num_threads_tx == 1), UEC_THREAD_DATA_ALIGNMENT);
  667. uec->p_thread_data_tx = (uec_thread_data_tx_t *)
  668. qe_muram_addr(uec->thread_dat_tx_offset);
  669. out_be32(&uec->p_tx_glbl_pram->tqptr, uec->thread_dat_tx_offset);
  670. }
  671. static void uec_init_rx_parameter(uec_private_t *uec, int num_threads_rx)
  672. {
  673. u8 bmrx = 0;
  674. int i;
  675. uec_82xx_address_filtering_pram_t *p_af_pram;
  676. /* Allocate global Rx parameter RAM page */
  677. uec->rx_glbl_pram_offset = qe_muram_alloc(
  678. sizeof(uec_rx_global_pram_t), UEC_RX_GLOBAL_PRAM_ALIGNMENT);
  679. uec->p_rx_glbl_pram = (uec_rx_global_pram_t *)
  680. qe_muram_addr(uec->rx_glbl_pram_offset);
  681. /* Zero Global Rx parameter RAM */
  682. memset(uec->p_rx_glbl_pram, 0, sizeof(uec_rx_global_pram_t));
  683. /* Init global Rx parameter RAM */
  684. /* REMODER, Extended feature mode disable, VLAN disable,
  685. LossLess flow control disable, Receive firmware statisic disable,
  686. Extended address parsing mode disable, One Rx queues,
  687. Dynamic maximum/minimum frame length disable, IP checksum check
  688. disable, IP address alignment disable
  689. */
  690. out_be32(&uec->p_rx_glbl_pram->remoder, REMODER_INIT_VALUE);
  691. /* RQPTR */
  692. uec->thread_dat_rx_offset = qe_muram_alloc(
  693. num_threads_rx * sizeof(uec_thread_data_rx_t),
  694. UEC_THREAD_DATA_ALIGNMENT);
  695. uec->p_thread_data_rx = (uec_thread_data_rx_t *)
  696. qe_muram_addr(uec->thread_dat_rx_offset);
  697. out_be32(&uec->p_rx_glbl_pram->rqptr, uec->thread_dat_rx_offset);
  698. /* Type_or_Len */
  699. out_be16(&uec->p_rx_glbl_pram->typeorlen, 3072);
  700. /* RxRMON base pointer, we don't need it */
  701. out_be32(&uec->p_rx_glbl_pram->rxrmonbaseptr, 0);
  702. /* IntCoalescingPTR, we don't need it, no interrupt */
  703. out_be32(&uec->p_rx_glbl_pram->intcoalescingptr, 0);
  704. /* RSTATE, global snooping, big endian, the CSB bus selected */
  705. bmrx = BMR_INIT_VALUE;
  706. out_8(&uec->p_rx_glbl_pram->rstate, bmrx);
  707. /* MRBLR */
  708. out_be16(&uec->p_rx_glbl_pram->mrblr, MAX_RXBUF_LEN);
  709. /* RBDQPTR */
  710. uec->rx_bd_qs_tbl_offset = qe_muram_alloc(
  711. sizeof(uec_rx_bd_queues_entry_t) + \
  712. sizeof(uec_rx_prefetched_bds_t),
  713. UEC_RX_BD_QUEUES_ALIGNMENT);
  714. uec->p_rx_bd_qs_tbl = (uec_rx_bd_queues_entry_t *)
  715. qe_muram_addr(uec->rx_bd_qs_tbl_offset);
  716. /* Zero it */
  717. memset(uec->p_rx_bd_qs_tbl, 0, sizeof(uec_rx_bd_queues_entry_t) + \
  718. sizeof(uec_rx_prefetched_bds_t));
  719. out_be32(&uec->p_rx_glbl_pram->rbdqptr, uec->rx_bd_qs_tbl_offset);
  720. out_be32(&uec->p_rx_bd_qs_tbl->externalbdbaseptr,
  721. (u32)uec->p_rx_bd_ring);
  722. /* MFLR */
  723. out_be16(&uec->p_rx_glbl_pram->mflr, MAX_FRAME_LEN);
  724. /* MINFLR */
  725. out_be16(&uec->p_rx_glbl_pram->minflr, MIN_FRAME_LEN);
  726. /* MAXD1 */
  727. out_be16(&uec->p_rx_glbl_pram->maxd1, MAX_DMA1_LEN);
  728. /* MAXD2 */
  729. out_be16(&uec->p_rx_glbl_pram->maxd2, MAX_DMA2_LEN);
  730. /* ECAM_PTR */
  731. out_be32(&uec->p_rx_glbl_pram->ecamptr, 0);
  732. /* L2QT */
  733. out_be32(&uec->p_rx_glbl_pram->l2qt, 0);
  734. /* L3QT */
  735. for (i = 0; i < 8; i++) {
  736. out_be32(&uec->p_rx_glbl_pram->l3qt[i], 0);
  737. }
  738. /* VLAN_TYPE */
  739. out_be16(&uec->p_rx_glbl_pram->vlantype, 0x8100);
  740. /* TCI */
  741. out_be16(&uec->p_rx_glbl_pram->vlantci, 0);
  742. /* Clear PQ2 style address filtering hash table */
  743. p_af_pram = (uec_82xx_address_filtering_pram_t *) \
  744. uec->p_rx_glbl_pram->addressfiltering;
  745. p_af_pram->iaddr_h = 0;
  746. p_af_pram->iaddr_l = 0;
  747. p_af_pram->gaddr_h = 0;
  748. p_af_pram->gaddr_l = 0;
  749. }
  750. static int uec_issue_init_enet_rxtx_cmd(uec_private_t *uec,
  751. int thread_tx, int thread_rx)
  752. {
  753. uec_init_cmd_pram_t *p_init_enet_param;
  754. u32 init_enet_param_offset;
  755. uec_info_t *uec_info;
  756. int i;
  757. int snum;
  758. u32 init_enet_offset;
  759. u32 entry_val;
  760. u32 command;
  761. u32 cecr_subblock;
  762. uec_info = uec->uec_info;
  763. /* Allocate init enet command parameter */
  764. uec->init_enet_param_offset = qe_muram_alloc(
  765. sizeof(uec_init_cmd_pram_t), 4);
  766. init_enet_param_offset = uec->init_enet_param_offset;
  767. uec->p_init_enet_param = (uec_init_cmd_pram_t *)
  768. qe_muram_addr(uec->init_enet_param_offset);
  769. /* Zero init enet command struct */
  770. memset((void *)uec->p_init_enet_param, 0, sizeof(uec_init_cmd_pram_t));
  771. /* Init the command struct */
  772. p_init_enet_param = uec->p_init_enet_param;
  773. p_init_enet_param->resinit0 = ENET_INIT_PARAM_MAGIC_RES_INIT0;
  774. p_init_enet_param->resinit1 = ENET_INIT_PARAM_MAGIC_RES_INIT1;
  775. p_init_enet_param->resinit2 = ENET_INIT_PARAM_MAGIC_RES_INIT2;
  776. p_init_enet_param->resinit3 = ENET_INIT_PARAM_MAGIC_RES_INIT3;
  777. p_init_enet_param->resinit4 = ENET_INIT_PARAM_MAGIC_RES_INIT4;
  778. p_init_enet_param->largestexternallookupkeysize = 0;
  779. p_init_enet_param->rgftgfrxglobal |= ((u32)uec_info->num_threads_rx)
  780. << ENET_INIT_PARAM_RGF_SHIFT;
  781. p_init_enet_param->rgftgfrxglobal |= ((u32)uec_info->num_threads_tx)
  782. << ENET_INIT_PARAM_TGF_SHIFT;
  783. /* Init Rx global parameter pointer */
  784. p_init_enet_param->rgftgfrxglobal |= uec->rx_glbl_pram_offset |
  785. (u32)uec_info->riscRx;
  786. /* Init Rx threads */
  787. for (i = 0; i < (thread_rx + 1); i++) {
  788. if ((snum = qe_get_snum()) < 0) {
  789. printf("%s can not get snum\n", __FUNCTION__);
  790. return -ENOMEM;
  791. }
  792. if (i==0) {
  793. init_enet_offset = 0;
  794. } else {
  795. init_enet_offset = qe_muram_alloc(
  796. sizeof(uec_thread_rx_pram_t),
  797. UEC_THREAD_RX_PRAM_ALIGNMENT);
  798. }
  799. entry_val = ((u32)snum << ENET_INIT_PARAM_SNUM_SHIFT) |
  800. init_enet_offset | (u32)uec_info->riscRx;
  801. p_init_enet_param->rxthread[i] = entry_val;
  802. }
  803. /* Init Tx global parameter pointer */
  804. p_init_enet_param->txglobal = uec->tx_glbl_pram_offset |
  805. (u32)uec_info->riscTx;
  806. /* Init Tx threads */
  807. for (i = 0; i < thread_tx; i++) {
  808. if ((snum = qe_get_snum()) < 0) {
  809. printf("%s can not get snum\n", __FUNCTION__);
  810. return -ENOMEM;
  811. }
  812. init_enet_offset = qe_muram_alloc(sizeof(uec_thread_tx_pram_t),
  813. UEC_THREAD_TX_PRAM_ALIGNMENT);
  814. entry_val = ((u32)snum << ENET_INIT_PARAM_SNUM_SHIFT) |
  815. init_enet_offset | (u32)uec_info->riscTx;
  816. p_init_enet_param->txthread[i] = entry_val;
  817. }
  818. __asm__ __volatile__("sync");
  819. /* Issue QE command */
  820. command = QE_INIT_TX_RX;
  821. cecr_subblock = ucc_fast_get_qe_cr_subblock(
  822. uec->uec_info->uf_info.ucc_num);
  823. qe_issue_cmd(command, cecr_subblock, (u8) QE_CR_PROTOCOL_ETHERNET,
  824. init_enet_param_offset);
  825. return 0;
  826. }
  827. static int uec_startup(uec_private_t *uec)
  828. {
  829. uec_info_t *uec_info;
  830. ucc_fast_info_t *uf_info;
  831. ucc_fast_private_t *uccf;
  832. ucc_fast_t *uf_regs;
  833. uec_t *uec_regs;
  834. int num_threads_tx;
  835. int num_threads_rx;
  836. u32 utbipar;
  837. enet_interface_e enet_interface;
  838. u32 length;
  839. u32 align;
  840. qe_bd_t *bd;
  841. u8 *buf;
  842. int i;
  843. if (!uec || !uec->uec_info) {
  844. printf("%s: uec or uec_info not initial\n", __FUNCTION__);
  845. return -EINVAL;
  846. }
  847. uec_info = uec->uec_info;
  848. uf_info = &(uec_info->uf_info);
  849. /* Check if Rx BD ring len is illegal */
  850. if ((uec_info->rx_bd_ring_len < UEC_RX_BD_RING_SIZE_MIN) || \
  851. (uec_info->rx_bd_ring_len % UEC_RX_BD_RING_SIZE_ALIGNMENT)) {
  852. printf("%s: Rx BD ring len must be multiple of 4, and > 8.\n",
  853. __FUNCTION__);
  854. return -EINVAL;
  855. }
  856. /* Check if Tx BD ring len is illegal */
  857. if (uec_info->tx_bd_ring_len < UEC_TX_BD_RING_SIZE_MIN) {
  858. printf("%s: Tx BD ring length must not be smaller than 2.\n",
  859. __FUNCTION__);
  860. return -EINVAL;
  861. }
  862. /* Check if MRBLR is illegal */
  863. if ((MAX_RXBUF_LEN == 0) || (MAX_RXBUF_LEN % UEC_MRBLR_ALIGNMENT)) {
  864. printf("%s: max rx buffer length must be mutliple of 128.\n",
  865. __FUNCTION__);
  866. return -EINVAL;
  867. }
  868. /* Both Rx and Tx are stopped */
  869. uec->grace_stopped_rx = 1;
  870. uec->grace_stopped_tx = 1;
  871. /* Init UCC fast */
  872. if (ucc_fast_init(uf_info, &uccf)) {
  873. printf("%s: failed to init ucc fast\n", __FUNCTION__);
  874. return -ENOMEM;
  875. }
  876. /* Save uccf */
  877. uec->uccf = uccf;
  878. /* Convert the Tx threads number */
  879. if (uec_convert_threads_num(uec_info->num_threads_tx,
  880. &num_threads_tx)) {
  881. return -EINVAL;
  882. }
  883. /* Convert the Rx threads number */
  884. if (uec_convert_threads_num(uec_info->num_threads_rx,
  885. &num_threads_rx)) {
  886. return -EINVAL;
  887. }
  888. uf_regs = uccf->uf_regs;
  889. /* UEC register is following UCC fast registers */
  890. uec_regs = (uec_t *)(&uf_regs->ucc_eth);
  891. /* Save the UEC register pointer to UEC private struct */
  892. uec->uec_regs = uec_regs;
  893. /* Init UPSMR, enable hardware statistics (UCC) */
  894. out_be32(&uec->uccf->uf_regs->upsmr, UPSMR_INIT_VALUE);
  895. /* Init MACCFG1, flow control disable, disable Tx and Rx */
  896. out_be32(&uec_regs->maccfg1, MACCFG1_INIT_VALUE);
  897. /* Init MACCFG2, length check, MAC PAD and CRC enable */
  898. out_be32(&uec_regs->maccfg2, MACCFG2_INIT_VALUE);
  899. /* Setup MAC interface mode */
  900. uec_set_mac_if_mode(uec, uec_info->enet_interface);
  901. /* Setup MII management base */
  902. #ifndef CONFIG_eTSEC_MDIO_BUS
  903. uec->uec_mii_regs = (uec_mii_t *)(&uec_regs->miimcfg);
  904. #else
  905. uec->uec_mii_regs = (uec_mii_t *) CONFIG_MIIM_ADDRESS;
  906. #endif
  907. /* Setup MII master clock source */
  908. qe_set_mii_clk_src(uec_info->uf_info.ucc_num);
  909. /* Setup UTBIPAR */
  910. utbipar = in_be32(&uec_regs->utbipar);
  911. utbipar &= ~UTBIPAR_PHY_ADDRESS_MASK;
  912. enet_interface = uec->uec_info->enet_interface;
  913. if (enet_interface == ENET_1000_TBI ||
  914. enet_interface == ENET_1000_RTBI) {
  915. utbipar |= (uec_info->phy_address + uec_info->uf_info.ucc_num)
  916. << UTBIPAR_PHY_ADDRESS_SHIFT;
  917. } else {
  918. utbipar |= (0x10 + uec_info->uf_info.ucc_num)
  919. << UTBIPAR_PHY_ADDRESS_SHIFT;
  920. }
  921. out_be32(&uec_regs->utbipar, utbipar);
  922. /* Allocate Tx BDs */
  923. length = ((uec_info->tx_bd_ring_len * SIZEOFBD) /
  924. UEC_TX_BD_RING_SIZE_MEMORY_ALIGNMENT) *
  925. UEC_TX_BD_RING_SIZE_MEMORY_ALIGNMENT;
  926. if ((uec_info->tx_bd_ring_len * SIZEOFBD) %
  927. UEC_TX_BD_RING_SIZE_MEMORY_ALIGNMENT) {
  928. length += UEC_TX_BD_RING_SIZE_MEMORY_ALIGNMENT;
  929. }
  930. align = UEC_TX_BD_RING_ALIGNMENT;
  931. uec->tx_bd_ring_offset = (u32)malloc((u32)(length + align));
  932. if (uec->tx_bd_ring_offset != 0) {
  933. uec->p_tx_bd_ring = (u8 *)((uec->tx_bd_ring_offset + align)
  934. & ~(align - 1));
  935. }
  936. /* Zero all of Tx BDs */
  937. memset((void *)(uec->tx_bd_ring_offset), 0, length + align);
  938. /* Allocate Rx BDs */
  939. length = uec_info->rx_bd_ring_len * SIZEOFBD;
  940. align = UEC_RX_BD_RING_ALIGNMENT;
  941. uec->rx_bd_ring_offset = (u32)(malloc((u32)(length + align)));
  942. if (uec->rx_bd_ring_offset != 0) {
  943. uec->p_rx_bd_ring = (u8 *)((uec->rx_bd_ring_offset + align)
  944. & ~(align - 1));
  945. }
  946. /* Zero all of Rx BDs */
  947. memset((void *)(uec->rx_bd_ring_offset), 0, length + align);
  948. /* Allocate Rx buffer */
  949. length = uec_info->rx_bd_ring_len * MAX_RXBUF_LEN;
  950. align = UEC_RX_DATA_BUF_ALIGNMENT;
  951. uec->rx_buf_offset = (u32)malloc(length + align);
  952. if (uec->rx_buf_offset != 0) {
  953. uec->p_rx_buf = (u8 *)((uec->rx_buf_offset + align)
  954. & ~(align - 1));
  955. }
  956. /* Zero all of the Rx buffer */
  957. memset((void *)(uec->rx_buf_offset), 0, length + align);
  958. /* Init TxBD ring */
  959. bd = (qe_bd_t *)uec->p_tx_bd_ring;
  960. uec->txBd = bd;
  961. for (i = 0; i < uec_info->tx_bd_ring_len; i++) {
  962. BD_DATA_CLEAR(bd);
  963. BD_STATUS_SET(bd, 0);
  964. BD_LENGTH_SET(bd, 0);
  965. bd ++;
  966. }
  967. BD_STATUS_SET((--bd), TxBD_WRAP);
  968. /* Init RxBD ring */
  969. bd = (qe_bd_t *)uec->p_rx_bd_ring;
  970. uec->rxBd = bd;
  971. buf = uec->p_rx_buf;
  972. for (i = 0; i < uec_info->rx_bd_ring_len; i++) {
  973. BD_DATA_SET(bd, buf);
  974. BD_LENGTH_SET(bd, 0);
  975. BD_STATUS_SET(bd, RxBD_EMPTY);
  976. buf += MAX_RXBUF_LEN;
  977. bd ++;
  978. }
  979. BD_STATUS_SET((--bd), RxBD_WRAP | RxBD_EMPTY);
  980. /* Init global Tx parameter RAM */
  981. uec_init_tx_parameter(uec, num_threads_tx);
  982. /* Init global Rx parameter RAM */
  983. uec_init_rx_parameter(uec, num_threads_rx);
  984. /* Init ethernet Tx and Rx parameter command */
  985. if (uec_issue_init_enet_rxtx_cmd(uec, num_threads_tx,
  986. num_threads_rx)) {
  987. printf("%s issue init enet cmd failed\n", __FUNCTION__);
  988. return -ENOMEM;
  989. }
  990. return 0;
  991. }
  992. static int uec_init(struct eth_device* dev, bd_t *bd)
  993. {
  994. uec_private_t *uec;
  995. int err, i;
  996. struct phy_info *curphy;
  997. uec = (uec_private_t *)dev->priv;
  998. if (uec->the_first_run == 0) {
  999. err = init_phy(dev);
  1000. if (err) {
  1001. printf("%s: Cannot initialize PHY, aborting.\n",
  1002. dev->name);
  1003. return err;
  1004. }
  1005. curphy = uec->mii_info->phyinfo;
  1006. if (curphy->config_aneg) {
  1007. err = curphy->config_aneg(uec->mii_info);
  1008. if (err) {
  1009. printf("%s: Can't negotiate PHY\n", dev->name);
  1010. return err;
  1011. }
  1012. }
  1013. /* Give PHYs up to 5 sec to report a link */
  1014. i = 50;
  1015. do {
  1016. err = curphy->read_status(uec->mii_info);
  1017. udelay(100000);
  1018. } while (((i-- > 0) && !uec->mii_info->link) || err);
  1019. if (err || i <= 0)
  1020. printf("warning: %s: timeout on PHY link\n", dev->name);
  1021. uec->the_first_run = 1;
  1022. }
  1023. /* Set up the MAC address */
  1024. if (dev->enetaddr[0] & 0x01) {
  1025. printf("%s: MacAddress is multcast address\n",
  1026. __FUNCTION__);
  1027. return -1;
  1028. }
  1029. uec_set_mac_address(uec, dev->enetaddr);
  1030. err = uec_open(uec, COMM_DIR_RX_AND_TX);
  1031. if (err) {
  1032. printf("%s: cannot enable UEC device\n", dev->name);
  1033. return -1;
  1034. }
  1035. phy_change(dev);
  1036. return (uec->mii_info->link ? 0 : -1);
  1037. }
  1038. static void uec_halt(struct eth_device* dev)
  1039. {
  1040. uec_private_t *uec = (uec_private_t *)dev->priv;
  1041. uec_stop(uec, COMM_DIR_RX_AND_TX);
  1042. }
  1043. static int uec_send(struct eth_device* dev, volatile void *buf, int len)
  1044. {
  1045. uec_private_t *uec;
  1046. ucc_fast_private_t *uccf;
  1047. volatile qe_bd_t *bd;
  1048. u16 status;
  1049. int i;
  1050. int result = 0;
  1051. uec = (uec_private_t *)dev->priv;
  1052. uccf = uec->uccf;
  1053. bd = uec->txBd;
  1054. /* Find an empty TxBD */
  1055. for (i = 0; bd->status & TxBD_READY; i++) {
  1056. if (i > 0x100000) {
  1057. printf("%s: tx buffer not ready\n", dev->name);
  1058. return result;
  1059. }
  1060. }
  1061. /* Init TxBD */
  1062. BD_DATA_SET(bd, buf);
  1063. BD_LENGTH_SET(bd, len);
  1064. status = bd->status;
  1065. status &= BD_WRAP;
  1066. status |= (TxBD_READY | TxBD_LAST);
  1067. BD_STATUS_SET(bd, status);
  1068. /* Tell UCC to transmit the buffer */
  1069. ucc_fast_transmit_on_demand(uccf);
  1070. /* Wait for buffer to be transmitted */
  1071. for (i = 0; bd->status & TxBD_READY; i++) {
  1072. if (i > 0x100000) {
  1073. printf("%s: tx error\n", dev->name);
  1074. return result;
  1075. }
  1076. }
  1077. /* Ok, the buffer be transimitted */
  1078. BD_ADVANCE(bd, status, uec->p_tx_bd_ring);
  1079. uec->txBd = bd;
  1080. result = 1;
  1081. return result;
  1082. }
  1083. static int uec_recv(struct eth_device* dev)
  1084. {
  1085. uec_private_t *uec = dev->priv;
  1086. volatile qe_bd_t *bd;
  1087. u16 status;
  1088. u16 len;
  1089. u8 *data;
  1090. bd = uec->rxBd;
  1091. status = bd->status;
  1092. while (!(status & RxBD_EMPTY)) {
  1093. if (!(status & RxBD_ERROR)) {
  1094. data = BD_DATA(bd);
  1095. len = BD_LENGTH(bd);
  1096. NetReceive(data, len);
  1097. } else {
  1098. printf("%s: Rx error\n", dev->name);
  1099. }
  1100. status &= BD_CLEAN;
  1101. BD_LENGTH_SET(bd, 0);
  1102. BD_STATUS_SET(bd, status | RxBD_EMPTY);
  1103. BD_ADVANCE(bd, status, uec->p_rx_bd_ring);
  1104. status = bd->status;
  1105. }
  1106. uec->rxBd = bd;
  1107. return 1;
  1108. }
  1109. int uec_initialize(int index)
  1110. {
  1111. struct eth_device *dev;
  1112. int i;
  1113. uec_private_t *uec;
  1114. uec_info_t *uec_info;
  1115. int err;
  1116. dev = (struct eth_device *)malloc(sizeof(struct eth_device));
  1117. if (!dev)
  1118. return 0;
  1119. memset(dev, 0, sizeof(struct eth_device));
  1120. /* Allocate the UEC private struct */
  1121. uec = (uec_private_t *)malloc(sizeof(uec_private_t));
  1122. if (!uec) {
  1123. return -ENOMEM;
  1124. }
  1125. memset(uec, 0, sizeof(uec_private_t));
  1126. /* Init UEC private struct, they come from board.h */
  1127. uec_info = NULL;
  1128. if (index == 0) {
  1129. #ifdef CONFIG_UEC_ETH1
  1130. uec_info = &eth1_uec_info;
  1131. #endif
  1132. } else if (index == 1) {
  1133. #ifdef CONFIG_UEC_ETH2
  1134. uec_info = &eth2_uec_info;
  1135. #endif
  1136. } else if (index == 2) {
  1137. #ifdef CONFIG_UEC_ETH3
  1138. uec_info = &eth3_uec_info;
  1139. #endif
  1140. } else if (index == 3) {
  1141. #ifdef CONFIG_UEC_ETH4
  1142. uec_info = &eth4_uec_info;
  1143. #endif
  1144. } else {
  1145. printf("%s: index is illegal.\n", __FUNCTION__);
  1146. return -EINVAL;
  1147. }
  1148. devlist[index] = dev;
  1149. uec->uec_info = uec_info;
  1150. sprintf(dev->name, "FSL UEC%d", index);
  1151. dev->iobase = 0;
  1152. dev->priv = (void *)uec;
  1153. dev->init = uec_init;
  1154. dev->halt = uec_halt;
  1155. dev->send = uec_send;
  1156. dev->recv = uec_recv;
  1157. /* Clear the ethnet address */
  1158. for (i = 0; i < 6; i++)
  1159. dev->enetaddr[i] = 0;
  1160. eth_register(dev);
  1161. err = uec_startup(uec);
  1162. if (err) {
  1163. printf("%s: Cannot configure net device, aborting.",dev->name);
  1164. return err;
  1165. }
  1166. #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) \
  1167. && !defined(BITBANGMII)
  1168. miiphy_register(dev->name, uec_miiphy_read, uec_miiphy_write);
  1169. #endif
  1170. return 1;
  1171. }