vpac270.c 3.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143
  1. /*
  2. * Voipac PXA270 Support
  3. *
  4. * Copyright (C) 2010 Marek Vasut <marek.vasut@gmail.com>
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License as
  8. * published by the Free Software Foundation; either version 2 of
  9. * the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  19. * MA 02111-1307 USA
  20. */
  21. #include <common.h>
  22. #include <asm/arch/hardware.h>
  23. #include <asm/arch/regs-mmc.h>
  24. #include <netdev.h>
  25. #include <serial.h>
  26. #include <asm/io.h>
  27. DECLARE_GLOBAL_DATA_PTR;
  28. /*
  29. * Miscelaneous platform dependent initialisations
  30. */
  31. int board_init(void)
  32. {
  33. /* We have RAM, disable cache */
  34. dcache_disable();
  35. icache_disable();
  36. /* memory and cpu-speed are setup before relocation */
  37. /* so we do _nothing_ here */
  38. /* Arch number of vpac270 */
  39. gd->bd->bi_arch_number = MACH_TYPE_VPAC270;
  40. /* adress of boot parameters */
  41. gd->bd->bi_boot_params = 0xa0000100;
  42. return 0;
  43. }
  44. struct serial_device *default_serial_console(void)
  45. {
  46. return &serial_ffuart_device;
  47. }
  48. extern void pxa_dram_init(void);
  49. int dram_init(void)
  50. {
  51. #ifndef CONFIG_ONENAND
  52. pxa_dram_init();
  53. #endif
  54. gd->ram_size = PHYS_SDRAM_1_SIZE;
  55. return 0;
  56. }
  57. void dram_init_banksize(void)
  58. {
  59. gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
  60. gd->bd->bi_dram[0].size = PHYS_SDRAM_1_SIZE;
  61. #ifdef CONFIG_RAM_256M
  62. gd->bd->bi_dram[1].start = PHYS_SDRAM_2;
  63. gd->bd->bi_dram[1].size = PHYS_SDRAM_2_SIZE;
  64. #endif
  65. }
  66. #ifdef CONFIG_CMD_MMC
  67. int board_mmc_init(bd_t *bis)
  68. {
  69. pxa_mmc_register(0);
  70. return 0;
  71. }
  72. #endif
  73. #ifdef CONFIG_CMD_USB
  74. int usb_board_init(void)
  75. {
  76. writel((UHCHR | UHCHR_PCPL | UHCHR_PSPL) &
  77. ~(UHCHR_SSEP0 | UHCHR_SSEP1 | UHCHR_SSEP2 | UHCHR_SSE),
  78. UHCHR);
  79. writel(readl(UHCHR) | UHCHR_FSBIR, UHCHR);
  80. while (readl(UHCHR) & UHCHR_FSBIR)
  81. ;
  82. writel(readl(UHCHR) & ~UHCHR_SSE, UHCHR);
  83. writel((UHCHIE_UPRIE | UHCHIE_RWIE), UHCHIE);
  84. /* Clear any OTG Pin Hold */
  85. if (readl(PSSR) & PSSR_OTGPH)
  86. writel(readl(PSSR) | PSSR_OTGPH, PSSR);
  87. writel(readl(UHCRHDA) & ~(0x200), UHCRHDA);
  88. writel(readl(UHCRHDA) | 0x100, UHCRHDA);
  89. /* Set port power control mask bits, only 3 ports. */
  90. writel(readl(UHCRHDB) | (0x7<<17), UHCRHDB);
  91. /* enable port 2 */
  92. writel(readl(UP2OCR) | UP2OCR_HXOE | UP2OCR_HXS |
  93. UP2OCR_DMPDE | UP2OCR_DPPDE, UP2OCR);
  94. return 0;
  95. }
  96. void usb_board_init_fail(void)
  97. {
  98. return;
  99. }
  100. void usb_board_stop(void)
  101. {
  102. writel(readl(UHCHR) | UHCHR_FHR, UHCHR);
  103. udelay(11);
  104. writel(readl(UHCHR) & ~UHCHR_FHR, UHCHR);
  105. writel(readl(UHCCOMS) | 1, UHCCOMS);
  106. udelay(10);
  107. writel(readl(CKEN) & ~CKEN10_USBHOST, CKEN);
  108. return;
  109. }
  110. #endif
  111. #ifdef CONFIG_DRIVER_DM9000
  112. int board_eth_init(bd_t *bis)
  113. {
  114. return dm9000_initialize(bis);
  115. }
  116. #endif