km83xx.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423
  1. /*
  2. * Copyright (C) 2006 Freescale Semiconductor, Inc.
  3. * Dave Liu <daveliu@freescale.com>
  4. *
  5. * Copyright (C) 2007 Logic Product Development, Inc.
  6. * Peter Barada <peterb@logicpd.com>
  7. *
  8. * Copyright (C) 2007 MontaVista Software, Inc.
  9. * Anton Vorontsov <avorontsov@ru.mvista.com>
  10. *
  11. * (C) Copyright 2008 - 2010
  12. * Heiko Schocher, DENX Software Engineering, hs@denx.de.
  13. *
  14. * This program is free software; you can redistribute it and/or
  15. * modify it under the terms of the GNU General Public License as
  16. * published by the Free Software Foundation; either version 2 of
  17. * the License, or (at your option) any later version.
  18. */
  19. #include <common.h>
  20. #include <ioports.h>
  21. #include <mpc83xx.h>
  22. #include <i2c.h>
  23. #include <miiphy.h>
  24. #include <asm/io.h>
  25. #include <asm/mmu.h>
  26. #include <asm/processor.h>
  27. #include <pci.h>
  28. #include <libfdt.h>
  29. #include <post.h>
  30. #include "../common/common.h"
  31. const qe_iop_conf_t qe_iop_conf_tab[] = {
  32. /* port pin dir open_drain assign */
  33. #if defined(CONFIG_MPC8360)
  34. /* MDIO */
  35. {0, 1, 3, 0, 2}, /* MDIO */
  36. {0, 2, 1, 0, 1}, /* MDC */
  37. /* UCC4 - UEC */
  38. {1, 14, 1, 0, 1}, /* TxD0 */
  39. {1, 15, 1, 0, 1}, /* TxD1 */
  40. {1, 20, 2, 0, 1}, /* RxD0 */
  41. {1, 21, 2, 0, 1}, /* RxD1 */
  42. {1, 18, 1, 0, 1}, /* TX_EN */
  43. {1, 26, 2, 0, 1}, /* RX_DV */
  44. {1, 27, 2, 0, 1}, /* RX_ER */
  45. {1, 24, 2, 0, 1}, /* COL */
  46. {1, 25, 2, 0, 1}, /* CRS */
  47. {2, 15, 2, 0, 1}, /* TX_CLK - CLK16 */
  48. {2, 16, 2, 0, 1}, /* RX_CLK - CLK17 */
  49. /* DUART - UART2 */
  50. {5, 0, 1, 0, 2}, /* UART2_SOUT */
  51. {5, 2, 1, 0, 1}, /* UART2_RTS */
  52. {5, 3, 2, 0, 2}, /* UART2_SIN */
  53. {5, 1, 2, 0, 3}, /* UART2_CTS */
  54. #elif !defined(CONFIG_MPC8309)
  55. /* Local Bus */
  56. {0, 16, 1, 0, 3}, /* LA00 */
  57. {0, 17, 1, 0, 3}, /* LA01 */
  58. {0, 18, 1, 0, 3}, /* LA02 */
  59. {0, 19, 1, 0, 3}, /* LA03 */
  60. {0, 20, 1, 0, 3}, /* LA04 */
  61. {0, 21, 1, 0, 3}, /* LA05 */
  62. {0, 22, 1, 0, 3}, /* LA06 */
  63. {0, 23, 1, 0, 3}, /* LA07 */
  64. {0, 24, 1, 0, 3}, /* LA08 */
  65. {0, 25, 1, 0, 3}, /* LA09 */
  66. {0, 26, 1, 0, 3}, /* LA10 */
  67. {0, 27, 1, 0, 3}, /* LA11 */
  68. {0, 28, 1, 0, 3}, /* LA12 */
  69. {0, 29, 1, 0, 3}, /* LA13 */
  70. {0, 30, 1, 0, 3}, /* LA14 */
  71. {0, 31, 1, 0, 3}, /* LA15 */
  72. /* MDIO */
  73. {3, 4, 3, 0, 2}, /* MDIO */
  74. {3, 5, 1, 0, 2}, /* MDC */
  75. /* UCC4 - UEC */
  76. {1, 18, 1, 0, 1}, /* TxD0 */
  77. {1, 19, 1, 0, 1}, /* TxD1 */
  78. {1, 22, 2, 0, 1}, /* RxD0 */
  79. {1, 23, 2, 0, 1}, /* RxD1 */
  80. {1, 26, 2, 0, 1}, /* RxER */
  81. {1, 28, 2, 0, 1}, /* Rx_DV */
  82. {1, 30, 1, 0, 1}, /* TxEN */
  83. {1, 31, 2, 0, 1}, /* CRS */
  84. {3, 10, 2, 0, 3}, /* TxCLK->CLK17 */
  85. #endif
  86. /* END of table */
  87. {0, 0, 0, 0, QE_IOP_TAB_END},
  88. };
  89. static int board_init_i2c_busses(void)
  90. {
  91. I2C_MUX_DEVICE *dev = NULL;
  92. uchar *dtt_bus = (uchar *)"pca9547:70:a";
  93. /* Set up the Bus for the DTTs */
  94. dev = i2c_mux_ident_muxstring(dtt_bus);
  95. if (dev == NULL)
  96. printf("Error couldn't add Bus for DTT\n");
  97. return 0;
  98. }
  99. #if defined(CONFIG_SUVD3)
  100. const uint upma_table[] = {
  101. 0x1ffedc00, 0x0ffcdc80, 0x0ffcdc80, 0x0ffcdc04, /* Words 0 to 3 */
  102. 0x0ffcdc00, 0xffffcc00, 0xffffcc01, 0xfffffc01, /* Words 4 to 7 */
  103. 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 8 to 11 */
  104. 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 12 to 15 */
  105. 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 16 to 19 */
  106. 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 20 to 23 */
  107. 0x9cfffc00, 0x00fffc80, 0x00fffc80, 0x00fffc00, /* Words 24 to 27 */
  108. 0xffffec04, 0xffffec01, 0xfffffc01, 0xfffffc01, /* Words 28 to 31 */
  109. 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 32 to 35 */
  110. 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 36 to 39 */
  111. 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 40 to 43 */
  112. 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 44 to 47 */
  113. 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 48 to 51 */
  114. 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 52 to 55 */
  115. 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 56 to 59 */
  116. 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01 /* Words 60 to 63 */
  117. };
  118. #endif
  119. static int piggy_present(void)
  120. {
  121. struct km_bec_fpga __iomem *base =
  122. (struct km_bec_fpga __iomem *)CONFIG_SYS_KMBEC_FPGA_BASE;
  123. return in_8(&base->bprth) & PIGGY_PRESENT;
  124. }
  125. #if defined(CONFIG_KMVECT1)
  126. int ethernet_present(void)
  127. {
  128. /* ethernet port connected to simple switch without piggy */
  129. return 1;
  130. }
  131. #else
  132. int ethernet_present(void)
  133. {
  134. return piggy_present();
  135. }
  136. #endif
  137. int board_early_init_r(void)
  138. {
  139. struct km_bec_fpga *base =
  140. (struct km_bec_fpga *)CONFIG_SYS_KMBEC_FPGA_BASE;
  141. #if defined(CONFIG_SUVD3)
  142. immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
  143. fsl_lbc_t *lbc = &immap->im_lbc;
  144. u32 *mxmr = &lbc->mamr;
  145. #endif
  146. #if defined(CONFIG_MPC8360)
  147. unsigned short svid;
  148. /*
  149. * Because of errata in the UCCs, we have to write to the reserved
  150. * registers to slow the clocks down.
  151. */
  152. svid = SVR_REV(mfspr(SVR));
  153. switch (svid) {
  154. case 0x0020:
  155. /*
  156. * MPC8360ECE.pdf QE_ENET10 table 4:
  157. * IMMR + 0x14A8[4:5] = 11 (clk delay for UCC 2)
  158. * IMMR + 0x14A8[18:19] = 11 (clk delay for UCC 1)
  159. */
  160. setbits_be32((void *)(CONFIG_SYS_IMMR + 0x14a8), 0x0c003000);
  161. break;
  162. case 0x0021:
  163. /*
  164. * MPC8360ECE.pdf QE_ENET10 table 4:
  165. * IMMR + 0x14AC[24:27] = 1010
  166. */
  167. clrsetbits_be32((void *)(CONFIG_SYS_IMMR + 0x14ac),
  168. 0x00000050, 0x000000a0);
  169. break;
  170. }
  171. #endif
  172. /* enable the PHY on the PIGGY */
  173. setbits_8(&base->pgy_eth, 0x01);
  174. /* enable the Unit LED (green) */
  175. setbits_8(&base->oprth, WRL_BOOT);
  176. /* enable Application Buffer */
  177. setbits_8(&base->oprtl, OPRTL_XBUFENA);
  178. #if defined(CONFIG_SUVD3)
  179. /* configure UPMA for APP1 */
  180. upmconfig(UPMA, (uint *) upma_table,
  181. sizeof(upma_table) / sizeof(uint));
  182. out_be32(mxmr, CONFIG_SYS_MAMR);
  183. #endif
  184. return 0;
  185. }
  186. int misc_init_r(void)
  187. {
  188. /* add board specific i2c busses */
  189. board_init_i2c_busses();
  190. return 0;
  191. }
  192. #if defined(CONFIG_KMVECT1)
  193. #include <mv88e6352.h>
  194. /* Marvell MV88E6122 switch configuration */
  195. static struct mv88e_sw_reg extsw_conf[] = {
  196. /* port 1, FRONT_MDI, autoneg */
  197. { PORT(1), PORT_PHY, NO_SPEED_FOR },
  198. { PORT(1), PORT_CTRL, FORWARDING | EGRS_FLD_ALL },
  199. { PHY(1), PHY_1000_CTRL, NO_ADV },
  200. { PHY(1), PHY_SPEC_CTRL, AUTO_MDIX_EN },
  201. { PHY(1), PHY_CTRL, PHY_100_MBPS | AUTONEG_EN | AUTONEG_RST |
  202. FULL_DUPLEX },
  203. /* port 2, unused */
  204. { PORT(2), PORT_CTRL, PORT_DIS },
  205. { PHY(2), PHY_CTRL, PHY_PWR_DOWN },
  206. { PHY(2), PHY_SPEC_CTRL, SPEC_PWR_DOWN },
  207. /* port 3, BP_MII (CPU), PHY mode, 100BASE */
  208. { PORT(3), PORT_CTRL, FORWARDING | EGRS_FLD_ALL },
  209. /* port 4, ESTAR to slot 11, SerDes, 1000BASE-X */
  210. { PORT(4), PORT_STATUS, NO_PHY_DETECT },
  211. { PORT(4), PORT_PHY, SPEED_1000_FOR },
  212. { PORT(4), PORT_CTRL, FORWARDING | EGRS_FLD_ALL },
  213. /* port 5, ESTAR to slot 13, SerDes, 1000BASE-X */
  214. { PORT(5), PORT_STATUS, NO_PHY_DETECT },
  215. { PORT(5), PORT_PHY, SPEED_1000_FOR },
  216. { PORT(5), PORT_CTRL, FORWARDING | EGRS_FLD_ALL },
  217. /*
  218. * Errata Fix: 1.9V Output from Internal 1.8V Regulator,
  219. * acc . MV-S300889-00D.pdf , clause 4.5
  220. */
  221. { PORT(5), 0x1A, 0xADB1 },
  222. /* port 6, unused, this port has no phy */
  223. { PORT(6), PORT_CTRL, PORT_DIS },
  224. };
  225. #endif
  226. int last_stage_init(void)
  227. {
  228. #if defined(CONFIG_KMVECT1)
  229. struct km_bec_fpga __iomem *base =
  230. (struct km_bec_fpga __iomem *)CONFIG_SYS_KMBEC_FPGA_BASE;
  231. u8 tmp_reg;
  232. /* Release mv88e6122 from reset */
  233. tmp_reg = in_8(&base->res1[0]) | 0x10; /* DIRECT3 register */
  234. out_8(&base->res1[0], tmp_reg); /* GP28 as output */
  235. tmp_reg = in_8(&base->gprt3) | 0x10; /* GP28 to high */
  236. out_8(&base->gprt3, tmp_reg);
  237. /* configure MV88E6122 switch */
  238. char *name = "UEC2";
  239. if (miiphy_set_current_dev(name))
  240. return 0;
  241. mv88e_sw_program(name, CONFIG_KM_MVEXTSW_ADDR, extsw_conf,
  242. ARRAY_SIZE(extsw_conf));
  243. mv88e_sw_reset(name, CONFIG_KM_MVEXTSW_ADDR);
  244. if (piggy_present()) {
  245. setenv("ethact", "UEC2");
  246. setenv("netdev", "eth1");
  247. puts("using PIGGY for network boot\n");
  248. } else {
  249. setenv("netdev", "eth0");
  250. puts("using frontport for network boot\n");
  251. }
  252. #endif
  253. #if defined(CONFIG_KMCOGE5NE)
  254. struct bfticu_iomap *base =
  255. (struct bfticu_iomap *)CONFIG_SYS_BFTIC3_BASE;
  256. u8 dip_switch = in_8((u8 *)&(base->mswitch)) & BFTICU_DIPSWITCH_MASK;
  257. if (dip_switch != 0) {
  258. /* start bootloader */
  259. puts("DIP: Enabled\n");
  260. setenv("actual_bank", "0");
  261. }
  262. #endif
  263. set_km_env();
  264. return 0;
  265. }
  266. int fixed_sdram(void)
  267. {
  268. immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
  269. u32 msize = 0;
  270. u32 ddr_size;
  271. u32 ddr_size_log2;
  272. out_be32(&im->sysconf.ddrlaw[0].ar, (LAWAR_EN | 0x1e));
  273. out_be32(&im->ddr.csbnds[0].csbnds, (CONFIG_SYS_DDR_CS0_BNDS) | 0x7f);
  274. out_be32(&im->ddr.cs_config[0], CONFIG_SYS_DDR_CS0_CONFIG);
  275. out_be32(&im->ddr.timing_cfg_0, CONFIG_SYS_DDR_TIMING_0);
  276. out_be32(&im->ddr.timing_cfg_1, CONFIG_SYS_DDR_TIMING_1);
  277. out_be32(&im->ddr.timing_cfg_2, CONFIG_SYS_DDR_TIMING_2);
  278. out_be32(&im->ddr.timing_cfg_3, CONFIG_SYS_DDR_TIMING_3);
  279. out_be32(&im->ddr.sdram_cfg, CONFIG_SYS_DDR_SDRAM_CFG);
  280. out_be32(&im->ddr.sdram_cfg2, CONFIG_SYS_DDR_SDRAM_CFG2);
  281. out_be32(&im->ddr.sdram_mode, CONFIG_SYS_DDR_MODE);
  282. out_be32(&im->ddr.sdram_mode2, CONFIG_SYS_DDR_MODE2);
  283. out_be32(&im->ddr.sdram_interval, CONFIG_SYS_DDR_INTERVAL);
  284. out_be32(&im->ddr.sdram_clk_cntl, CONFIG_SYS_DDR_CLK_CNTL);
  285. udelay(200);
  286. setbits_be32(&im->ddr.sdram_cfg, SDRAM_CFG_MEM_EN);
  287. msize = CONFIG_SYS_DDR_SIZE << 20;
  288. disable_addr_trans();
  289. msize = get_ram_size(CONFIG_SYS_DDR_BASE, msize);
  290. enable_addr_trans();
  291. msize /= (1024 * 1024);
  292. if (CONFIG_SYS_DDR_SIZE != msize) {
  293. for (ddr_size = msize << 20, ddr_size_log2 = 0;
  294. (ddr_size > 1);
  295. ddr_size = ddr_size >> 1, ddr_size_log2++)
  296. if (ddr_size & 1)
  297. return -1;
  298. out_be32(&im->sysconf.ddrlaw[0].ar,
  299. (LAWAR_EN | ((ddr_size_log2 - 1) & LAWAR_SIZE)));
  300. out_be32(&im->ddr.csbnds[0].csbnds,
  301. (((msize / 16) - 1) & 0xff));
  302. }
  303. return msize;
  304. }
  305. phys_size_t initdram(int board_type)
  306. {
  307. immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
  308. u32 msize = 0;
  309. if ((in_be32(&im->sysconf.immrbar) & IMMRBAR_BASE_ADDR) != (u32)im)
  310. return -1;
  311. out_be32(&im->sysconf.ddrlaw[0].bar,
  312. CONFIG_SYS_DDR_BASE & LAWBAR_BAR);
  313. msize = fixed_sdram();
  314. #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  315. /*
  316. * Initialize DDR ECC byte
  317. */
  318. ddr_enable_ecc(msize * 1024 * 1024);
  319. #endif
  320. /* return total bus SDRAM size(bytes) -- DDR */
  321. return msize * 1024 * 1024;
  322. }
  323. int checkboard(void)
  324. {
  325. puts("Board: Keymile " CONFIG_KM_BOARD_NAME);
  326. if (piggy_present())
  327. puts(" with PIGGY.");
  328. puts("\n");
  329. return 0;
  330. }
  331. #if defined(CONFIG_OF_BOARD_SETUP)
  332. void ft_board_setup(void *blob, bd_t *bd)
  333. {
  334. ft_cpu_setup(blob, bd);
  335. }
  336. #endif
  337. #if defined(CONFIG_HUSH_INIT_VAR)
  338. int hush_init_var(void)
  339. {
  340. ivm_read_eeprom();
  341. return 0;
  342. }
  343. #endif
  344. #if defined(CONFIG_POST)
  345. int post_hotkeys_pressed(void)
  346. {
  347. int testpin = 0;
  348. struct km_bec_fpga *base =
  349. (struct km_bec_fpga *)CONFIG_SYS_KMBEC_FPGA_BASE;
  350. int testpin_reg = in_8(&base->CONFIG_TESTPIN_REG);
  351. testpin = (testpin_reg & CONFIG_TESTPIN_MASK) != 0;
  352. debug("post_hotkeys_pressed: %d\n", !testpin);
  353. return testpin;
  354. }
  355. ulong post_word_load(void)
  356. {
  357. void* addr = (ulong *) (CPM_POST_WORD_ADDR);
  358. debug("post_word_load 0x%08lX: 0x%08X\n", (ulong)addr, in_le32(addr));
  359. return in_le32(addr);
  360. }
  361. void post_word_store(ulong value)
  362. {
  363. void* addr = (ulong *) (CPM_POST_WORD_ADDR);
  364. debug("post_word_store 0x%08lX: 0x%08lX\n", (ulong)addr, value);
  365. out_le32(addr, value);
  366. }
  367. int arch_memory_test_prepare(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
  368. {
  369. *vstart = CONFIG_SYS_MEMTEST_START;
  370. *size = CONFIG_SYS_MEMTEST_END - CONFIG_SYS_MEMTEST_START;
  371. debug("arch_memory_test_prepare 0x%08X 0x%08X\n", *vstart, *size);
  372. return 0;
  373. }
  374. #endif