mpc8540ads.c 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368
  1. /*
  2. * Copyright 2004 Freescale Semiconductor.
  3. * (C) Copyright 2002,2003, Motorola Inc.
  4. * Xianghua Xiao, (X.Xiao@motorola.com)
  5. *
  6. * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com>
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #include <common.h>
  27. #include <pci.h>
  28. #include <asm/processor.h>
  29. #include <asm/immap_85xx.h>
  30. #include <spd.h>
  31. #if defined(CONFIG_OF_FLAT_TREE)
  32. #include <ft_build.h>
  33. extern void ft_cpu_setup(void *blob, bd_t *bd);
  34. #endif
  35. #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  36. extern void ddr_enable_ecc(unsigned int dram_size);
  37. #endif
  38. extern long int spd_sdram(void);
  39. void local_bus_init(void);
  40. void sdram_init(void);
  41. long int fixed_sdram(void);
  42. int board_early_init_f (void)
  43. {
  44. return 0;
  45. }
  46. int checkboard (void)
  47. {
  48. puts("Board: ADS\n");
  49. #ifdef CONFIG_PCI
  50. printf(" PCI1: 32 bit, %d MHz (compiled)\n",
  51. CONFIG_SYS_CLK_FREQ / 1000000);
  52. #else
  53. printf(" PCI1: disabled\n");
  54. #endif
  55. /*
  56. * Initialize local bus.
  57. */
  58. local_bus_init();
  59. return 0;
  60. }
  61. long int
  62. initdram(int board_type)
  63. {
  64. long dram_size = 0;
  65. extern long spd_sdram (void);
  66. volatile immap_t *immap = (immap_t *)CFG_IMMR;
  67. puts("Initializing\n");
  68. #if defined(CONFIG_DDR_DLL)
  69. {
  70. volatile ccsr_gur_t *gur= &immap->im_gur;
  71. uint temp_ddrdll = 0;
  72. /*
  73. * Work around to stabilize DDR DLL
  74. */
  75. temp_ddrdll = gur->ddrdllcr;
  76. gur->ddrdllcr = ((temp_ddrdll & 0xff) << 16) | 0x80000000;
  77. asm("sync;isync;msync");
  78. }
  79. #endif
  80. #if defined(CONFIG_SPD_EEPROM)
  81. dram_size = spd_sdram ();
  82. #else
  83. dram_size = fixed_sdram ();
  84. #endif
  85. #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  86. /*
  87. * Initialize and enable DDR ECC.
  88. */
  89. ddr_enable_ecc(dram_size);
  90. #endif
  91. /*
  92. * Initialize SDRAM.
  93. */
  94. sdram_init();
  95. puts(" DDR: ");
  96. return dram_size;
  97. }
  98. /*
  99. * Initialize Local Bus
  100. */
  101. void
  102. local_bus_init(void)
  103. {
  104. volatile immap_t *immap = (immap_t *)CFG_IMMR;
  105. volatile ccsr_gur_t *gur = &immap->im_gur;
  106. volatile ccsr_lbc_t *lbc = &immap->im_lbc;
  107. uint clkdiv;
  108. uint lbc_hz;
  109. sys_info_t sysinfo;
  110. /*
  111. * Errata LBC11.
  112. * Fix Local Bus clock glitch when DLL is enabled.
  113. *
  114. * If localbus freq is < 66Mhz, DLL bypass mode must be used.
  115. * If localbus freq is > 133Mhz, DLL can be safely enabled.
  116. * Between 66 and 133, the DLL is enabled with an override workaround.
  117. */
  118. get_sys_info(&sysinfo);
  119. clkdiv = lbc->lcrr & 0x0f;
  120. lbc_hz = sysinfo.freqSystemBus / 1000000 / clkdiv;
  121. if (lbc_hz < 66) {
  122. lbc->lcrr = CFG_LBC_LCRR | 0x80000000; /* DLL Bypass */
  123. } else if (lbc_hz >= 133) {
  124. lbc->lcrr = CFG_LBC_LCRR & (~0x80000000); /* DLL Enabled */
  125. } else {
  126. /*
  127. * On REV1 boards, need to change CLKDIV before enable DLL.
  128. * Default CLKDIV is 8, change it to 4 temporarily.
  129. */
  130. uint pvr = get_pvr();
  131. uint temp_lbcdll = 0;
  132. if (pvr == PVR_85xx_REV1) {
  133. /* FIXME: Justify the high bit here. */
  134. lbc->lcrr = 0x10000004;
  135. }
  136. lbc->lcrr = CFG_LBC_LCRR & (~0x80000000); /* DLL Enabled */
  137. udelay(200);
  138. /*
  139. * Sample LBC DLL ctrl reg, upshift it to set the
  140. * override bits.
  141. */
  142. temp_lbcdll = gur->lbcdllcr;
  143. gur->lbcdllcr = (((temp_lbcdll & 0xff) << 16) | 0x80000000);
  144. asm("sync;isync;msync");
  145. }
  146. }
  147. /*
  148. * Initialize SDRAM memory on the Local Bus.
  149. */
  150. void
  151. sdram_init(void)
  152. {
  153. volatile immap_t *immap = (immap_t *)CFG_IMMR;
  154. volatile ccsr_lbc_t *lbc= &immap->im_lbc;
  155. uint *sdram_addr = (uint *)CFG_LBC_SDRAM_BASE;
  156. puts(" SDRAM: ");
  157. print_size (CFG_LBC_SDRAM_SIZE * 1024 * 1024, "\n");
  158. /*
  159. * Setup SDRAM Base and Option Registers
  160. */
  161. lbc->or2 = CFG_OR2_PRELIM;
  162. lbc->br2 = CFG_BR2_PRELIM;
  163. lbc->lbcr = CFG_LBC_LBCR;
  164. asm("msync");
  165. lbc->lsrt = CFG_LBC_LSRT;
  166. lbc->mrtpr = CFG_LBC_MRTPR;
  167. asm("sync");
  168. /*
  169. * Configure the SDRAM controller.
  170. */
  171. lbc->lsdmr = CFG_LBC_LSDMR_1;
  172. asm("sync");
  173. *sdram_addr = 0xff;
  174. ppcDcbf((unsigned long) sdram_addr);
  175. udelay(100);
  176. lbc->lsdmr = CFG_LBC_LSDMR_2;
  177. asm("sync");
  178. *sdram_addr = 0xff;
  179. ppcDcbf((unsigned long) sdram_addr);
  180. udelay(100);
  181. lbc->lsdmr = CFG_LBC_LSDMR_3;
  182. asm("sync");
  183. *sdram_addr = 0xff;
  184. ppcDcbf((unsigned long) sdram_addr);
  185. udelay(100);
  186. lbc->lsdmr = CFG_LBC_LSDMR_4;
  187. asm("sync");
  188. *sdram_addr = 0xff;
  189. ppcDcbf((unsigned long) sdram_addr);
  190. udelay(100);
  191. lbc->lsdmr = CFG_LBC_LSDMR_5;
  192. asm("sync");
  193. *sdram_addr = 0xff;
  194. ppcDcbf((unsigned long) sdram_addr);
  195. udelay(100);
  196. }
  197. #if defined(CFG_DRAM_TEST)
  198. int testdram (void)
  199. {
  200. uint *pstart = (uint *) CFG_MEMTEST_START;
  201. uint *pend = (uint *) CFG_MEMTEST_END;
  202. uint *p;
  203. printf("SDRAM test phase 1:\n");
  204. for (p = pstart; p < pend; p++)
  205. *p = 0xaaaaaaaa;
  206. for (p = pstart; p < pend; p++) {
  207. if (*p != 0xaaaaaaaa) {
  208. printf ("SDRAM test fails at: %08x\n", (uint) p);
  209. return 1;
  210. }
  211. }
  212. printf("SDRAM test phase 2:\n");
  213. for (p = pstart; p < pend; p++)
  214. *p = 0x55555555;
  215. for (p = pstart; p < pend; p++) {
  216. if (*p != 0x55555555) {
  217. printf ("SDRAM test fails at: %08x\n", (uint) p);
  218. return 1;
  219. }
  220. }
  221. printf("SDRAM test passed.\n");
  222. return 0;
  223. }
  224. #endif
  225. #if !defined(CONFIG_SPD_EEPROM)
  226. /*************************************************************************
  227. * fixed sdram init -- doesn't use serial presence detect.
  228. ************************************************************************/
  229. long int fixed_sdram (void)
  230. {
  231. #ifndef CFG_RAMBOOT
  232. volatile immap_t *immap = (immap_t *)CFG_IMMR;
  233. volatile ccsr_ddr_t *ddr= &immap->im_ddr;
  234. ddr->cs0_bnds = CFG_DDR_CS0_BNDS;
  235. ddr->cs0_config = CFG_DDR_CS0_CONFIG;
  236. ddr->timing_cfg_1 = CFG_DDR_TIMING_1;
  237. ddr->timing_cfg_2 = CFG_DDR_TIMING_2;
  238. ddr->sdram_mode = CFG_DDR_MODE;
  239. ddr->sdram_interval = CFG_DDR_INTERVAL;
  240. #if defined (CONFIG_DDR_ECC)
  241. ddr->err_disable = 0x0000000D;
  242. ddr->err_sbe = 0x00ff0000;
  243. #endif
  244. asm("sync;isync;msync");
  245. udelay(500);
  246. #if defined (CONFIG_DDR_ECC)
  247. /* Enable ECC checking */
  248. ddr->sdram_cfg = (CFG_DDR_CONTROL | 0x20000000);
  249. #else
  250. ddr->sdram_cfg = CFG_DDR_CONTROL;
  251. #endif
  252. asm("sync; isync; msync");
  253. udelay(500);
  254. #endif
  255. return CFG_SDRAM_SIZE * 1024 * 1024;
  256. }
  257. #endif /* !defined(CONFIG_SPD_EEPROM) */
  258. #if defined(CONFIG_PCI)
  259. /*
  260. * Initialize PCI Devices, report devices found.
  261. */
  262. #ifndef CONFIG_PCI_PNP
  263. static struct pci_config_table pci_mpc85xxads_config_table[] = {
  264. { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
  265. PCI_IDSEL_NUMBER, PCI_ANY_ID,
  266. pci_cfgfunc_config_device, { PCI_ENET0_IOADDR,
  267. PCI_ENET0_MEMADDR,
  268. PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER
  269. } },
  270. { }
  271. };
  272. #endif
  273. static struct pci_controller hose = {
  274. #ifndef CONFIG_PCI_PNP
  275. config_table: pci_mpc85xxads_config_table,
  276. #endif
  277. };
  278. #endif /* CONFIG_PCI */
  279. void
  280. pci_init_board(void)
  281. {
  282. #ifdef CONFIG_PCI
  283. extern void pci_mpc85xx_init(struct pci_controller *hose);
  284. pci_mpc85xx_init(&hose);
  285. #endif /* CONFIG_PCI */
  286. }
  287. #if defined(CONFIG_OF_FLAT_TREE) && defined(CONFIG_OF_BOARD_SETUP)
  288. void
  289. ft_board_setup(void *blob, bd_t *bd)
  290. {
  291. u32 *p;
  292. int len;
  293. ft_cpu_setup(blob, bd);
  294. p = ft_get_prop(blob, "/memory/reg", &len);
  295. if (p != NULL) {
  296. *p++ = cpu_to_be32(bd->bi_memstart);
  297. *p = cpu_to_be32(bd->bi_memsize);
  298. }
  299. }
  300. #endif