acadia.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424
  1. /*
  2. * (C) Copyright 2007
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /************************************************************************
  24. * acadia.h - configuration for AMCC Acadia (405EZ)
  25. ***********************************************************************/
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*-----------------------------------------------------------------------
  29. * High Level Configuration Options
  30. *----------------------------------------------------------------------*/
  31. #define CONFIG_ACADIA 1 /* Board is Acadia */
  32. #define CONFIG_4xx 1 /* ... PPC4xx family */
  33. #define CONFIG_405EZ 1 /* Specifc 405EZ support*/
  34. #undef CFG_DRAM_TEST /* Disable-takes long time */
  35. #define CONFIG_SYS_CLK_FREQ 66666666 /* external freq to pll */
  36. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
  37. #define CONFIG_MISC_INIT_F 1 /* Use misc_init_f() */
  38. #define CONFIG_NO_SERIAL_EEPROM
  39. /*#undef CONFIG_NO_SERIAL_EEPROM*/
  40. #ifdef CONFIG_NO_SERIAL_EEPROM
  41. /*----------------------------------------------------------------------------
  42. * PLL settings for 266MHz CPU, 133MHz PLB/SDRAM, 66MHz EBC, 33MHz PCI,
  43. * assuming a 66MHz input clock to the 405EZ.
  44. *---------------------------------------------------------------------------*/
  45. /* #define PLLMR0_100_100_12 */
  46. #define PLLMR0_200_133_66
  47. /* #define PLLMR0_266_160_80 */
  48. /* #define PLLMR0_333_166_83 */
  49. #endif
  50. /*-----------------------------------------------------------------------
  51. * Base addresses -- Note these are effective addresses where the
  52. * actual resources get mapped (not physical addresses)
  53. *----------------------------------------------------------------------*/
  54. #define CFG_SDRAM_BASE 0x00000000
  55. #define CFG_FLASH_BASE 0xFE000000
  56. #define CFG_MONITOR_LEN (256 * 1024)/* Reserve 256 kB for Monitor */
  57. #define CFG_MALLOC_LEN (384 * 1024)/* Reserve 128 kB for malloc() */
  58. #define CFG_MONITOR_BASE TEXT_BASE
  59. #define CFG_USB_HOST 0xef603000 /* USB OHCI 1.1 controller */
  60. /*
  61. * Define here the location of the environment variables (FLASH).
  62. * Note: DENX encourages to use redundant environment in FLASH. NVRAM is only
  63. * supported for backward compatibility.
  64. */
  65. #if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
  66. #define CFG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
  67. #else
  68. #define CFG_ENV_IS_IN_NAND 1 /* use NAND for environment vars */
  69. #endif
  70. #define CONFIG_PREBOOT "echo;" \
  71. "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
  72. "echo"
  73. #undef CONFIG_BOOTARGS
  74. #define CONFIG_EXTRA_ENV_SETTINGS \
  75. "netdev=eth0\0" \
  76. "hostname=acadia\0" \
  77. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  78. "nfsroot=${serverip}:${rootpath}\0" \
  79. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  80. "addip=setenv bootargs ${bootargs} " \
  81. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  82. ":${hostname}:${netdev}:off panic=1\0" \
  83. "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
  84. "flash_nfs=run nfsargs addip addtty;" \
  85. "bootm ${kernel_addr}\0" \
  86. "flash_self=run ramargs addip addtty;" \
  87. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  88. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
  89. "bootm\0" \
  90. "rootpath=/opt/eldk/ppc_4xx\0" \
  91. "bootfile=acadia/uImage\0" \
  92. "kernel_addr=fff10000\0" \
  93. "ramdisk_addr=fff20000\0" \
  94. "initrd_high=30000000\0" \
  95. "load=tftp 200000 acadia/u-boot.bin\0" \
  96. "update=protect off fffc0000 ffffffff;era fffc0000 ffffffff;" \
  97. "cp.b ${fileaddr} fffc0000 ${filesize};" \
  98. "setenv filesize;saveenv\0" \
  99. "upd=run load;run update\0" \
  100. "kozio=bootm ffc60000\0" \
  101. ""
  102. #define CONFIG_BOOTCOMMAND "run flash_self"
  103. #if 0
  104. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  105. #else
  106. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  107. #endif
  108. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  109. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  110. #define CONFIG_MII 1 /* MII PHY management */
  111. #define CONFIG_PHY_ADDR 0 /* PHY address */
  112. #define CONFIG_NET_MULTI 1
  113. #define CFG_RX_ETH_BUFFER 16 /* Number of ethernet rx buffers & descriptors */
  114. #define CONFIG_NETCONSOLE /* include NetConsole support */
  115. #define CONFIG_USB_OHCI
  116. #define CONFIG_USB_STORAGE
  117. #if 0 /* test-only */
  118. #define TEST_ONLY_NAND
  119. #endif
  120. #ifdef TEST_ONLY_NAND
  121. #define CMD_NAND CFG_CMD_NAND
  122. #else
  123. #define CMD_NAND 0
  124. #endif
  125. /* Partitions */
  126. #define CONFIG_MAC_PARTITION
  127. #define CONFIG_DOS_PARTITION
  128. #define CONFIG_ISO_PARTITION
  129. #define CONFIG_SUPPORT_VFAT
  130. #define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
  131. CFG_CMD_ASKENV | \
  132. CFG_CMD_DHCP | \
  133. CFG_CMD_DTT | \
  134. CFG_CMD_DIAG | \
  135. CFG_CMD_EEPROM | \
  136. CFG_CMD_ELF | \
  137. CFG_CMD_FAT | \
  138. CFG_CMD_I2C | \
  139. CFG_CMD_IRQ | \
  140. CFG_CMD_MII | \
  141. CMD_NAND | \
  142. CFG_CMD_NET | \
  143. CFG_CMD_NFS | \
  144. CFG_CMD_PCI | \
  145. CFG_CMD_PING | \
  146. CFG_CMD_REGINFO | \
  147. CFG_CMD_SDRAM | \
  148. CFG_CMD_USB)
  149. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  150. #include <cmd_confdefs.h>
  151. #undef CONFIG_WATCHDOG /* watchdog disabled */
  152. /*
  153. * Miscellaneous configurable options
  154. */
  155. #define CFG_LONGHELP /* undef to save memory */
  156. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  157. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  158. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  159. #else
  160. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  161. #endif
  162. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  163. #define CFG_MAXARGS 16 /* max number of command args */
  164. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  165. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  166. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  167. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  168. #define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  169. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  170. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  171. #define CONFIG_LOOPW 1 /* enable loopw command */
  172. #define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */
  173. #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
  174. #define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
  175. /*-----------------------------------------------------------------------
  176. * Serial Port
  177. *----------------------------------------------------------------------*/
  178. #undef CFG_EXT_SERIAL_CLOCK /* external serial clock */
  179. #define CFG_BASE_BAUD 691200
  180. #define CONFIG_BAUDRATE 115200
  181. /* The following table includes the supported baudrates */
  182. #define CFG_BAUDRATE_TABLE \
  183. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200, 230400}
  184. /*-----------------------------------------------------------------------
  185. * I2C
  186. *----------------------------------------------------------------------*/
  187. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  188. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  189. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  190. #define CFG_I2C_SLAVE 0x7F
  191. #define CFG_I2C_MULTI_EEPROMS
  192. #define CFG_I2C_EEPROM_ADDR (0xa8>>1)
  193. #define CFG_I2C_EEPROM_ADDR_LEN 1
  194. #define CFG_EEPROM_PAGE_WRITE_ENABLE
  195. #define CFG_EEPROM_PAGE_WRITE_BITS 3
  196. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10
  197. /* I2C SYSMON (LM75, AD7414 is almost compatible) */
  198. #define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */
  199. #define CONFIG_DTT_AD7414 1 /* use AD7414 */
  200. #define CONFIG_DTT_SENSORS {0} /* Sensor addresses */
  201. #define CFG_DTT_MAX_TEMP 70
  202. #define CFG_DTT_LOW_TEMP -30
  203. #define CFG_DTT_HYSTERESIS 3
  204. #if 0 /* test-only... */
  205. /*-----------------------------------------------------------------------
  206. * SPI stuff - Define to include SPI control
  207. *-----------------------------------------------------------------------
  208. */
  209. #define CONFIG_SPI
  210. #endif
  211. /*
  212. * For booting Linux, the board info and command line data
  213. * have to be in the first 8 MB of memory, since this is
  214. * the maximum mapped by the Linux kernel during initialization.
  215. */
  216. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  217. /*-----------------------------------------------------------------------
  218. * FLASH related
  219. *----------------------------------------------------------------------*/
  220. #define CFG_FLASH_CFI
  221. #define CFG_FLASH_CFI_DRIVER
  222. #define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  223. #define CFG_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
  224. #define CFG_FLASH_BANKS_LIST {CFG_FLASH_BASE}
  225. #define CFG_MAX_FLASH_BANKS 1 /* number of banks */
  226. #define CFG_MAX_FLASH_SECT 1024 /* sectors per device */
  227. #undef CFG_FLASH_CHECKSUM
  228. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  229. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  230. #ifdef CFG_ENV_IS_IN_FLASH
  231. #define CFG_ENV_SECT_SIZE 0x40000 /* size of one complete sector */
  232. #define CFG_ENV_ADDR (CFG_MONITOR_BASE-CFG_ENV_SECT_SIZE)
  233. #define CFG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  234. /* Address and size of Redundant Environment Sector */
  235. #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR-CFG_ENV_SECT_SIZE)
  236. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  237. #endif
  238. #ifdef TEST_ONLY_NAND
  239. /*-----------------------------------------------------------------------
  240. * NAND FLASH
  241. *----------------------------------------------------------------------*/
  242. #define CFG_MAX_NAND_DEVICE 1
  243. #define NAND_MAX_CHIPS 1
  244. #define CFG_NAND_BASE (CFG_NAND + CFG_NAND_CS)
  245. #define CFG_NAND_SELECT_DEVICE 1 /* nand driver supports mutipl. chips */
  246. #endif
  247. /*-----------------------------------------------------------------------
  248. * Cache Configuration
  249. */
  250. #define CFG_DCACHE_SIZE 16384 /* For AMCC 405EZ CPU */
  251. #define CFG_CACHELINE_SIZE 32 /* ... */
  252. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  253. #define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value*/
  254. #endif
  255. /*-----------------------------------------------------------------------
  256. * Definitions for initial stack pointer and data area (in data cache)
  257. */
  258. /* use on chip memory ( OCM ) for temperary stack until sdram is tested */
  259. #define CFG_TEMP_STACK_OCM 1
  260. /* On Chip Memory location */
  261. #define CFG_OCM_DATA_ADDR 0xF8000000
  262. #define CFG_OCM_DATA_SIZE 0x4000 /* 16K of onchip SRAM */
  263. #define CFG_INIT_RAM_ADDR CFG_OCM_DATA_ADDR /* inside of SRAM */
  264. #define CFG_INIT_RAM_END CFG_OCM_DATA_SIZE /* End of used area in RAM */
  265. #define CFG_GBL_DATA_SIZE 128 /* size for initial data */
  266. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  267. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  268. /*-----------------------------------------------------------------------
  269. * External Bus Controller (EBC) Setup
  270. */
  271. #define CFG_NAND 0xd0000000
  272. #define CFG_NAND_CS 0 /* NAND chip connected to CSx */
  273. /* Memory Bank 0 (Flash) initialization */
  274. #define CFG_EBC_PB0AP 0x03337200
  275. #define CFG_EBC_PB0CR 0xfe0bc000 /* BAS=0xFE0,BS=32MB,BU=R/W,BW=32bit */
  276. /* Memory Bank 1 (CRAM) initialization */
  277. #define CFG_EBC_PB1AP 0x030400c0
  278. #define CFG_EBC_PB1CR 0x000bc000
  279. /* Memory Bank 2 (CRAM) initialization */
  280. #define CFG_EBC_PB2AP 0x030400c0
  281. #define CFG_EBC_PB2CR 0x020bc000
  282. /* Memory Bank 3 (NAND-FLASH) initialization */
  283. #define CFG_EBC_PB3AP 0x018003c0
  284. #define CFG_EBC_PB3CR (CFG_NAND | 0x1c000)
  285. /* Memory Bank 4 (CPLD) initialization */
  286. #define CFG_EBC_PB4AP 0x04006000
  287. #define CFG_EBC_PB4CR 0x80018000 /* BAS=0x000,BS=16MB,BU=R/W,BW=32bit */
  288. #define CFG_EBC_CFG 0xf8400000
  289. /*-----------------------------------------------------------------------
  290. * Definitions for GPIO_0 setup (PPC405EZ specific)
  291. *
  292. * GPIO0[0-3] - External Bus Controller CS_4 - CS_7 Outputs
  293. * GPIO0[4] - External Bus Controller Hold Input
  294. * GPIO0[5] - External Bus Controller Priority Input
  295. * GPIO0[6] - External Bus Controller HLDA Output
  296. * GPIO0[7] - External Bus Controller Bus Request Output
  297. * GPIO0[8] - CRAM Clk Output
  298. * GPIO0[9] - External Bus Controller Ready Input
  299. * GPIO0[10] - CRAM Adv Output
  300. * GPIO0[11-24] - NAND Flash Control Data -> Bypasses GPIO when enabled
  301. * GPIO0[25] - External DMA Request Input
  302. * GPIO0[26] - External DMA EOT I/O
  303. * GPIO0[25] - External DMA Ack_n Output
  304. * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
  305. * GPIO0[28-30] - Trace Outputs / PWM Inputs
  306. * GPIO0[31] - PWM_8 I/O
  307. */
  308. #define CFG_GPIO0_TCR 0xC0000000
  309. #define CFG_GPIO0_OSRL 0x50000000
  310. #define CFG_GPIO0_OSRH 0x00000055
  311. #define CFG_GPIO0_ISR1L 0x00000000
  312. #define CFG_GPIO0_ISR1H 0x00000055
  313. #define CFG_GPIO0_TSRL 0x00000000
  314. #define CFG_GPIO0_TSRH 0x00000055
  315. /*-----------------------------------------------------------------------
  316. * Definitions for GPIO_1 setup (PPC405EZ specific)
  317. *
  318. * GPIO1[0-6] - PWM_9 to PWM_15 I/O
  319. * GPIO1[7] - PWM_DIV_CLK (Out) / IRQ4 Input
  320. * GPIO1[8] - TS5 Output / DAC_IP_TRIG Input
  321. * GPIO1[9] - TS6 Output / ADC_IP_TRIG Input
  322. * GPIO1[10-12] - UART0 Control Inputs
  323. * GPIO1[13] - UART0_DTR_N Output/IEEE_1588_TS Output/TMRCLK Input
  324. * GPIO1[14] - UART0_RTS_N Output/SPI_SS_2_N Output
  325. * GPIO1[15] - SPI_SS_3_N Output/UART0_RI_N Input
  326. * GPIO1[16] - SPI_SS_1_N Output
  327. * GPIO1[17-20] - Trace Output/External Interrupts IRQ0 - IRQ3 inputs
  328. */
  329. #define CFG_GPIO1_OSRH 0x55455555
  330. #define CFG_GPIO1_OSRL 0x40000110
  331. #define CFG_GPIO1_ISR1H 0x00000000
  332. #define CFG_GPIO1_ISR1L 0x15555445
  333. #define CFG_GPIO1_TSRH 0x00000000
  334. #define CFG_GPIO1_TSRL 0x00000000
  335. #define CFG_GPIO1_TCR 0xFFFF8014
  336. /*-----------------------------------------------------------------------
  337. * EPLD Regs.
  338. */
  339. #define EPLD_BASE 0x80000000
  340. #define EPLD_ETHRSTBOOT 0x10
  341. #define EPLD_CTRL 0x14
  342. #define EPLD_MUXOE 0x16
  343. /*
  344. * State definations
  345. */
  346. #define LOAK_INIT 0x494e4954 /* ASCII "INIT" */
  347. #define LOAK_NONE 0x4e4f4e45 /* ASCII "NONE" */
  348. #define LOAK_CRAM 0x4352414d /* ASCII "CRAM" */
  349. #define LOAK_PSRAM 0x50535241 /* ASCII "PSRA" - PSRAM */
  350. #define LOAK_OCM 0x4f434d20 /* ASCII "OCM " */
  351. #define LOAK_ZERO 0x5a45524f /* ASCII "ZERO" */
  352. #define LOAK_SPL 0x53504c20 /* ASCII "SPL" */
  353. /*
  354. * Internal Definitions
  355. *
  356. * Boot Flags
  357. */
  358. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  359. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  360. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  361. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  362. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  363. #endif
  364. #endif /* __CONFIG_H */