mpc8349emds.c 6.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280
  1. /*
  2. * (C) Copyright 2006
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. *
  23. */
  24. #include <common.h>
  25. #include <ioports.h>
  26. #include <mpc83xx.h>
  27. #include <asm/mpc8349_pci.h>
  28. #include <i2c.h>
  29. #include <spd.h>
  30. #include <miiphy.h>
  31. #if defined(CONFIG_SPD_EEPROM)
  32. #include <spd_sdram.h>
  33. #endif
  34. #if defined(CONFIG_OF_FLAT_TREE)
  35. #include <ft_build.h>
  36. #elif defined(CONFIG_OF_LIBFDT)
  37. #include <libfdt.h>
  38. #endif
  39. int fixed_sdram(void);
  40. void sdram_init(void);
  41. #if defined(CONFIG_DDR_ECC) && defined(CONFIG_MPC83XX)
  42. void ddr_enable_ecc(unsigned int dram_size);
  43. #endif
  44. int board_early_init_f (void)
  45. {
  46. volatile u8* bcsr = (volatile u8*)CFG_BCSR;
  47. /* Enable flash write */
  48. bcsr[1] &= ~0x01;
  49. #ifdef CFG_USE_MPC834XSYS_USB_PHY
  50. /* Use USB PHY on SYS board */
  51. bcsr[5] |= 0x02;
  52. #endif
  53. return 0;
  54. }
  55. #define ns2clk(ns) (ns / (1000000000 / CONFIG_8349_CLKIN) + 1)
  56. long int initdram (int board_type)
  57. {
  58. volatile immap_t *im = (immap_t *)CFG_IMMR;
  59. u32 msize = 0;
  60. if ((im->sysconf.immrbar & IMMRBAR_BASE_ADDR) != (u32)im)
  61. return -1;
  62. puts("Initializing\n");
  63. /* DDR SDRAM - Main SODIMM */
  64. im->sysconf.ddrlaw[0].bar = CFG_DDR_BASE & LAWBAR_BAR;
  65. #if defined(CONFIG_SPD_EEPROM)
  66. msize = spd_sdram();
  67. #else
  68. msize = fixed_sdram();
  69. #endif
  70. /*
  71. * Initialize SDRAM if it is on local bus.
  72. */
  73. sdram_init();
  74. #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  75. /*
  76. * Initialize and enable DDR ECC.
  77. */
  78. ddr_enable_ecc(msize * 1024 * 1024);
  79. #endif
  80. puts(" DDR RAM: ");
  81. /* return total bus SDRAM size(bytes) -- DDR */
  82. return (msize * 1024 * 1024);
  83. }
  84. #if !defined(CONFIG_SPD_EEPROM)
  85. /*************************************************************************
  86. * fixed sdram init -- doesn't use serial presence detect.
  87. ************************************************************************/
  88. int fixed_sdram(void)
  89. {
  90. volatile immap_t *im = (immap_t *)CFG_IMMR;
  91. u32 msize = 0;
  92. u32 ddr_size;
  93. u32 ddr_size_log2;
  94. msize = CFG_DDR_SIZE;
  95. for (ddr_size = msize << 20, ddr_size_log2 = 0;
  96. (ddr_size > 1);
  97. ddr_size = ddr_size>>1, ddr_size_log2++) {
  98. if (ddr_size & 1) {
  99. return -1;
  100. }
  101. }
  102. im->sysconf.ddrlaw[0].bar = ((CFG_DDR_SDRAM_BASE>>12) & 0xfffff);
  103. im->sysconf.ddrlaw[0].ar = LAWAR_EN | ((ddr_size_log2 - 1) & LAWAR_SIZE);
  104. #if (CFG_DDR_SIZE != 256)
  105. #warning Currenly any ddr size other than 256 is not supported
  106. #endif
  107. #ifdef CONFIG_DDR_II
  108. im->ddr.csbnds[2].csbnds = CFG_DDR_CS2_BNDS;
  109. im->ddr.cs_config[2] = CFG_DDR_CS2_CONFIG;
  110. im->ddr.timing_cfg_0 = CFG_DDR_TIMING_0;
  111. im->ddr.timing_cfg_1 = CFG_DDR_TIMING_1;
  112. im->ddr.timing_cfg_2 = CFG_DDR_TIMING_2;
  113. im->ddr.timing_cfg_3 = CFG_DDR_TIMING_3;
  114. im->ddr.sdram_cfg = CFG_DDR_SDRAM_CFG;
  115. im->ddr.sdram_cfg2 = CFG_DDR_SDRAM_CFG2;
  116. im->ddr.sdram_mode = CFG_DDR_MODE;
  117. im->ddr.sdram_mode2 = CFG_DDR_MODE2;
  118. im->ddr.sdram_interval = CFG_DDR_INTERVAL;
  119. im->ddr.sdram_clk_cntl = CFG_DDR_CLK_CNTL;
  120. #else
  121. im->ddr.csbnds[2].csbnds = 0x0000000f;
  122. im->ddr.cs_config[2] = CFG_DDR_CONFIG;
  123. /* currently we use only one CS, so disable the other banks */
  124. im->ddr.cs_config[0] = 0;
  125. im->ddr.cs_config[1] = 0;
  126. im->ddr.cs_config[3] = 0;
  127. im->ddr.timing_cfg_1 = CFG_DDR_TIMING_1;
  128. im->ddr.timing_cfg_2 = CFG_DDR_TIMING_2;
  129. im->ddr.sdram_cfg =
  130. SDRAM_CFG_SREN
  131. #if defined(CONFIG_DDR_2T_TIMING)
  132. | SDRAM_CFG_2T_EN
  133. #endif
  134. | 2 << SDRAM_CFG_SDRAM_TYPE_SHIFT;
  135. #if defined (CONFIG_DDR_32BIT)
  136. /* for 32-bit mode burst length is 8 */
  137. im->ddr.sdram_cfg |= (SDRAM_CFG_32_BE | SDRAM_CFG_8_BE);
  138. #endif
  139. im->ddr.sdram_mode = CFG_DDR_MODE;
  140. im->ddr.sdram_interval = CFG_DDR_INTERVAL;
  141. #endif
  142. udelay(200);
  143. /* enable DDR controller */
  144. im->ddr.sdram_cfg |= SDRAM_CFG_MEM_EN;
  145. return msize;
  146. }
  147. #endif/*!CFG_SPD_EEPROM*/
  148. int checkboard (void)
  149. {
  150. puts("Board: Freescale MPC8349EMDS\n");
  151. return 0;
  152. }
  153. /*
  154. * if MPC8349EMDS is soldered with SDRAM
  155. */
  156. #if defined(CFG_BR2_PRELIM) \
  157. && defined(CFG_OR2_PRELIM) \
  158. && defined(CFG_LBLAWBAR2_PRELIM) \
  159. && defined(CFG_LBLAWAR2_PRELIM)
  160. /*
  161. * Initialize SDRAM memory on the Local Bus.
  162. */
  163. void sdram_init(void)
  164. {
  165. volatile immap_t *immap = (immap_t *)CFG_IMMR;
  166. volatile lbus83xx_t *lbc= &immap->lbus;
  167. uint *sdram_addr = (uint *)CFG_LBC_SDRAM_BASE;
  168. puts("\n SDRAM on Local Bus: ");
  169. print_size (CFG_LBC_SDRAM_SIZE * 1024 * 1024, "\n");
  170. /*
  171. * Setup SDRAM Base and Option Registers, already done in cpu_init.c
  172. */
  173. /* setup mtrpt, lsrt and lbcr for LB bus */
  174. lbc->lbcr = CFG_LBC_LBCR;
  175. lbc->mrtpr = CFG_LBC_MRTPR;
  176. lbc->lsrt = CFG_LBC_LSRT;
  177. asm("sync");
  178. /*
  179. * Configure the SDRAM controller Machine Mode Register.
  180. */
  181. lbc->lsdmr = CFG_LBC_LSDMR_5; /* 0x40636733; normal operation */
  182. lbc->lsdmr = CFG_LBC_LSDMR_1; /* 0x68636733; precharge all the banks */
  183. asm("sync");
  184. *sdram_addr = 0xff;
  185. udelay(100);
  186. lbc->lsdmr = CFG_LBC_LSDMR_2; /* 0x48636733; auto refresh */
  187. asm("sync");
  188. /*1 times*/
  189. *sdram_addr = 0xff;
  190. udelay(100);
  191. /*2 times*/
  192. *sdram_addr = 0xff;
  193. udelay(100);
  194. /*3 times*/
  195. *sdram_addr = 0xff;
  196. udelay(100);
  197. /*4 times*/
  198. *sdram_addr = 0xff;
  199. udelay(100);
  200. /*5 times*/
  201. *sdram_addr = 0xff;
  202. udelay(100);
  203. /*6 times*/
  204. *sdram_addr = 0xff;
  205. udelay(100);
  206. /*7 times*/
  207. *sdram_addr = 0xff;
  208. udelay(100);
  209. /*8 times*/
  210. *sdram_addr = 0xff;
  211. udelay(100);
  212. /* 0x58636733; mode register write operation */
  213. lbc->lsdmr = CFG_LBC_LSDMR_4;
  214. asm("sync");
  215. *sdram_addr = 0xff;
  216. udelay(100);
  217. lbc->lsdmr = CFG_LBC_LSDMR_5; /* 0x40636733; normal operation */
  218. asm("sync");
  219. *sdram_addr = 0xff;
  220. udelay(100);
  221. }
  222. #else
  223. void sdram_init(void)
  224. {
  225. puts(" SDRAM on Local Bus is NOT available!\n");
  226. }
  227. #endif
  228. #if defined(CONFIG_OF_BOARD_SETUP)
  229. void ft_board_setup(void *blob, bd_t *bd)
  230. {
  231. #if defined(CONFIG_OF_FLAT_TREE)
  232. u32 *p;
  233. int len;
  234. p = ft_get_prop(blob, "/memory/reg", &len);
  235. if (p != NULL) {
  236. *p++ = cpu_to_be32(bd->bi_memstart);
  237. *p = cpu_to_be32(bd->bi_memsize);
  238. }
  239. #endif
  240. ft_cpu_setup(blob, bd);
  241. #ifdef CONFIG_PCI
  242. ft_pci_setup(blob, bd);
  243. #endif
  244. }
  245. #endif