regs-base.h 4.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134
  1. /*
  2. * Freescale i.MX23/i.MX28 Peripheral Base Addresses
  3. *
  4. * Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com>
  5. * on behalf of DENX Software Engineering GmbH
  6. *
  7. * Based on code from LTIB:
  8. * Copyright (C) 2008 Embedded Alley Solutions Inc.
  9. *
  10. * (C) Copyright 2009-2010 Freescale Semiconductor, Inc.
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License as published by
  14. * the Free Software Foundation; either version 2 of the License, or
  15. * (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  25. *
  26. */
  27. #ifndef __MXS_REGS_BASE_H__
  28. #define __MXS_REGS_BASE_H__
  29. /*
  30. * Register base addresses for i.MX23
  31. */
  32. #if defined(CONFIG_MX23)
  33. #define MXS_ICOLL_BASE 0x80000000
  34. #define MXS_APBH_BASE 0x80004000
  35. #define MXS_ECC8_BASE 0x80008000
  36. #define MXS_BCH_BASE 0x8000A000
  37. #define MXS_GPMI_BASE 0x8000C000
  38. #define MXS_SSP0_BASE 0x80010000
  39. #define MXS_SSP1_BASE 0x80034000
  40. #define MXS_ETM_BASE 0x80014000
  41. #define MXS_PINCTRL_BASE 0x80018000
  42. #define MXS_DIGCTL_BASE 0x8001C000
  43. #define MXS_EMI_BASE 0x80020000
  44. #define MXS_APBX_BASE 0x80024000
  45. #define MXS_DCP_BASE 0x80028000
  46. #define MXS_PXP_BASE 0x8002A000
  47. #define MXS_OCOTP_BASE 0x8002C000
  48. #define MXS_AXI_BASE 0x8002E000
  49. #define MXS_LCDIF_BASE 0x80030000
  50. #define MXS_SSP1_BASE 0x80034000
  51. #define MXS_TVENC_BASE 0x80038000
  52. #define MXS_CLKCTRL_BASE 0x80040000
  53. #define MXS_SAIF0_BASE 0x80042000
  54. #define MXS_POWER_BASE 0x80044000
  55. #define MXS_SAIF1_BASE 0x80046000
  56. #define MXS_AUDIOOUT_BASE 0x80048000
  57. #define MXS_AUDIOIN_BASE 0x8004C000
  58. #define MXS_LRADC_BASE 0x80050000
  59. #define MXS_SPDIF_BASE 0x80054000
  60. #define MXS_I2C0_BASE 0x80058000
  61. #define MXS_RTC_BASE 0x8005C000
  62. #define MXS_PWM_BASE 0x80064000
  63. #define MXS_TIMROT_BASE 0x80068000
  64. #define MXS_UARTAPP0_BASE 0x8006C000
  65. #define MXS_UARTAPP1_BASE 0x8006E000
  66. #define MXS_UARTDBG_BASE 0x80070000
  67. #define MXS_USBPHY0_BASE 0x8007C000
  68. #define MXS_USBCTRL0_BASE 0x80080000
  69. #define MXS_DRAM_BASE 0x800E0000
  70. /*
  71. * Register base addresses for i.MX28
  72. */
  73. #elif defined(CONFIG_MX28)
  74. #define MXS_ICOL_BASE 0x80000000
  75. #define MXS_HSADC_BASE 0x80002000
  76. #define MXS_APBH_BASE 0x80004000
  77. #define MXS_PERFMON_BASE 0x80006000
  78. #define MXS_BCH_BASE 0x8000A000
  79. #define MXS_GPMI_BASE 0x8000C000
  80. #define MXS_SSP0_BASE 0x80010000
  81. #define MXS_SSP1_BASE 0x80012000
  82. #define MXS_SSP2_BASE 0x80014000
  83. #define MXS_SSP3_BASE 0x80016000
  84. #define MXS_PINCTRL_BASE 0x80018000
  85. #define MXS_DIGCTL_BASE 0x8001C000
  86. #define MXS_ETM_BASE 0x80022000
  87. #define MXS_APBX_BASE 0x80024000
  88. #define MXS_DCP_BASE 0x80028000
  89. #define MXS_PXP_BASE 0x8002A000
  90. #define MXS_OCOTP_BASE 0x8002C000
  91. #define MXS_AXI_AHB0_BASE 0x8002E000
  92. #define MXS_LCDIF_BASE 0x80030000
  93. #define MXS_CAN0_BASE 0x80032000
  94. #define MXS_CAN1_BASE 0x80034000
  95. #define MXS_SIMDBG_BASE 0x8003C000
  96. #define MXS_SIMGPMISEL_BASE 0x8003C200
  97. #define MXS_SIMSSPSEL_BASE 0x8003C300
  98. #define MXS_SIMMEMSEL_BASE 0x8003C400
  99. #define MXS_GPIOMON_BASE 0x8003C500
  100. #define MXS_SIMENET_BASE 0x8003C700
  101. #define MXS_ARMJTAG_BASE 0x8003C800
  102. #define MXS_CLKCTRL_BASE 0x80040000
  103. #define MXS_SAIF0_BASE 0x80042000
  104. #define MXS_POWER_BASE 0x80044000
  105. #define MXS_SAIF1_BASE 0x80046000
  106. #define MXS_LRADC_BASE 0x80050000
  107. #define MXS_SPDIF_BASE 0x80054000
  108. #define MXS_RTC_BASE 0x80056000
  109. #define MXS_I2C0_BASE 0x80058000
  110. #define MXS_I2C1_BASE 0x8005A000
  111. #define MXS_PWM_BASE 0x80064000
  112. #define MXS_TIMROT_BASE 0x80068000
  113. #define MXS_UARTAPP0_BASE 0x8006A000
  114. #define MXS_UARTAPP1_BASE 0x8006C000
  115. #define MXS_UARTAPP2_BASE 0x8006E000
  116. #define MXS_UARTAPP3_BASE 0x80070000
  117. #define MXS_UARTAPP4_BASE 0x80072000
  118. #define MXS_UARTDBG_BASE 0x80074000
  119. #define MXS_USBPHY0_BASE 0x8007C000
  120. #define MXS_USBPHY1_BASE 0x8007E000
  121. #define MXS_USBCTRL0_BASE 0x80080000
  122. #define MXS_USBCTRL1_BASE 0x80090000
  123. #define MXS_DFLPT_BASE 0x800C0000
  124. #define MXS_DRAM_BASE 0x800E0000
  125. #define MXS_ENET0_BASE 0x800F0000
  126. #define MXS_ENET1_BASE 0x800F4000
  127. #else
  128. #error Unkown SoC. Please set CONFIG_MX23 or CONFIG_MX28
  129. #endif
  130. #endif /* __MXS_REGS_BASE_H__ */