omap_common.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454
  1. /*
  2. * (C) Copyright 2010
  3. * Texas Instruments, <www.ti.com>
  4. *
  5. * Aneesh V <aneesh@ti.com>
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #ifndef _OMAP_COMMON_H_
  26. #define _OMAP_COMMON_H_
  27. #include <common.h>
  28. #define NUM_SYS_CLKS 7
  29. struct prcm_regs {
  30. /* cm1.ckgen */
  31. u32 cm_clksel_core;
  32. u32 cm_clksel_abe;
  33. u32 cm_dll_ctrl;
  34. u32 cm_clkmode_dpll_core;
  35. u32 cm_idlest_dpll_core;
  36. u32 cm_autoidle_dpll_core;
  37. u32 cm_clksel_dpll_core;
  38. u32 cm_div_m2_dpll_core;
  39. u32 cm_div_m3_dpll_core;
  40. u32 cm_div_h11_dpll_core;
  41. u32 cm_div_h12_dpll_core;
  42. u32 cm_div_h13_dpll_core;
  43. u32 cm_div_h14_dpll_core;
  44. u32 cm_ssc_deltamstep_dpll_core;
  45. u32 cm_ssc_modfreqdiv_dpll_core;
  46. u32 cm_emu_override_dpll_core;
  47. u32 cm_div_h22_dpllcore;
  48. u32 cm_div_h23_dpll_core;
  49. u32 cm_clkmode_dpll_mpu;
  50. u32 cm_idlest_dpll_mpu;
  51. u32 cm_autoidle_dpll_mpu;
  52. u32 cm_clksel_dpll_mpu;
  53. u32 cm_div_m2_dpll_mpu;
  54. u32 cm_ssc_deltamstep_dpll_mpu;
  55. u32 cm_ssc_modfreqdiv_dpll_mpu;
  56. u32 cm_bypclk_dpll_mpu;
  57. u32 cm_clkmode_dpll_iva;
  58. u32 cm_idlest_dpll_iva;
  59. u32 cm_autoidle_dpll_iva;
  60. u32 cm_clksel_dpll_iva;
  61. u32 cm_div_h11_dpll_iva;
  62. u32 cm_div_h12_dpll_iva;
  63. u32 cm_ssc_deltamstep_dpll_iva;
  64. u32 cm_ssc_modfreqdiv_dpll_iva;
  65. u32 cm_bypclk_dpll_iva;
  66. u32 cm_clkmode_dpll_abe;
  67. u32 cm_idlest_dpll_abe;
  68. u32 cm_autoidle_dpll_abe;
  69. u32 cm_clksel_dpll_abe;
  70. u32 cm_div_m2_dpll_abe;
  71. u32 cm_div_m3_dpll_abe;
  72. u32 cm_ssc_deltamstep_dpll_abe;
  73. u32 cm_ssc_modfreqdiv_dpll_abe;
  74. u32 cm_clkmode_dpll_ddrphy;
  75. u32 cm_idlest_dpll_ddrphy;
  76. u32 cm_autoidle_dpll_ddrphy;
  77. u32 cm_clksel_dpll_ddrphy;
  78. u32 cm_div_m2_dpll_ddrphy;
  79. u32 cm_div_h11_dpll_ddrphy;
  80. u32 cm_div_h12_dpll_ddrphy;
  81. u32 cm_div_h13_dpll_ddrphy;
  82. u32 cm_ssc_deltamstep_dpll_ddrphy;
  83. u32 cm_shadow_freq_config1;
  84. u32 cm_mpu_mpu_clkctrl;
  85. /* cm1.dsp */
  86. u32 cm_dsp_clkstctrl;
  87. u32 cm_dsp_dsp_clkctrl;
  88. /* cm1.abe */
  89. u32 cm1_abe_clkstctrl;
  90. u32 cm1_abe_l4abe_clkctrl;
  91. u32 cm1_abe_aess_clkctrl;
  92. u32 cm1_abe_pdm_clkctrl;
  93. u32 cm1_abe_dmic_clkctrl;
  94. u32 cm1_abe_mcasp_clkctrl;
  95. u32 cm1_abe_mcbsp1_clkctrl;
  96. u32 cm1_abe_mcbsp2_clkctrl;
  97. u32 cm1_abe_mcbsp3_clkctrl;
  98. u32 cm1_abe_slimbus_clkctrl;
  99. u32 cm1_abe_timer5_clkctrl;
  100. u32 cm1_abe_timer6_clkctrl;
  101. u32 cm1_abe_timer7_clkctrl;
  102. u32 cm1_abe_timer8_clkctrl;
  103. u32 cm1_abe_wdt3_clkctrl;
  104. /* cm2.ckgen */
  105. u32 cm_clksel_mpu_m3_iss_root;
  106. u32 cm_clksel_usb_60mhz;
  107. u32 cm_scale_fclk;
  108. u32 cm_core_dvfs_perf1;
  109. u32 cm_core_dvfs_perf2;
  110. u32 cm_core_dvfs_perf3;
  111. u32 cm_core_dvfs_perf4;
  112. u32 cm_core_dvfs_current;
  113. u32 cm_iva_dvfs_perf_tesla;
  114. u32 cm_iva_dvfs_perf_ivahd;
  115. u32 cm_iva_dvfs_perf_abe;
  116. u32 cm_iva_dvfs_current;
  117. u32 cm_clkmode_dpll_per;
  118. u32 cm_idlest_dpll_per;
  119. u32 cm_autoidle_dpll_per;
  120. u32 cm_clksel_dpll_per;
  121. u32 cm_div_m2_dpll_per;
  122. u32 cm_div_m3_dpll_per;
  123. u32 cm_div_h11_dpll_per;
  124. u32 cm_div_h12_dpll_per;
  125. u32 cm_div_h14_dpll_per;
  126. u32 cm_ssc_deltamstep_dpll_per;
  127. u32 cm_ssc_modfreqdiv_dpll_per;
  128. u32 cm_emu_override_dpll_per;
  129. u32 cm_clkmode_dpll_usb;
  130. u32 cm_idlest_dpll_usb;
  131. u32 cm_autoidle_dpll_usb;
  132. u32 cm_clksel_dpll_usb;
  133. u32 cm_div_m2_dpll_usb;
  134. u32 cm_ssc_deltamstep_dpll_usb;
  135. u32 cm_ssc_modfreqdiv_dpll_usb;
  136. u32 cm_clkdcoldo_dpll_usb;
  137. u32 cm_clkmode_dpll_unipro;
  138. u32 cm_idlest_dpll_unipro;
  139. u32 cm_autoidle_dpll_unipro;
  140. u32 cm_clksel_dpll_unipro;
  141. u32 cm_div_m2_dpll_unipro;
  142. u32 cm_ssc_deltamstep_dpll_unipro;
  143. u32 cm_ssc_modfreqdiv_dpll_unipro;
  144. /* cm2.core */
  145. u32 cm_coreaon_bandgap_clkctrl;
  146. u32 cm_l3_1_clkstctrl;
  147. u32 cm_l3_1_dynamicdep;
  148. u32 cm_l3_1_l3_1_clkctrl;
  149. u32 cm_l3_2_clkstctrl;
  150. u32 cm_l3_2_dynamicdep;
  151. u32 cm_l3_2_l3_2_clkctrl;
  152. u32 cm_l3_2_gpmc_clkctrl;
  153. u32 cm_l3_2_ocmc_ram_clkctrl;
  154. u32 cm_mpu_m3_clkstctrl;
  155. u32 cm_mpu_m3_staticdep;
  156. u32 cm_mpu_m3_dynamicdep;
  157. u32 cm_mpu_m3_mpu_m3_clkctrl;
  158. u32 cm_sdma_clkstctrl;
  159. u32 cm_sdma_staticdep;
  160. u32 cm_sdma_dynamicdep;
  161. u32 cm_sdma_sdma_clkctrl;
  162. u32 cm_memif_clkstctrl;
  163. u32 cm_memif_dmm_clkctrl;
  164. u32 cm_memif_emif_fw_clkctrl;
  165. u32 cm_memif_emif_1_clkctrl;
  166. u32 cm_memif_emif_2_clkctrl;
  167. u32 cm_memif_dll_clkctrl;
  168. u32 cm_memif_emif_h1_clkctrl;
  169. u32 cm_memif_emif_h2_clkctrl;
  170. u32 cm_memif_dll_h_clkctrl;
  171. u32 cm_c2c_clkstctrl;
  172. u32 cm_c2c_staticdep;
  173. u32 cm_c2c_dynamicdep;
  174. u32 cm_c2c_sad2d_clkctrl;
  175. u32 cm_c2c_modem_icr_clkctrl;
  176. u32 cm_c2c_sad2d_fw_clkctrl;
  177. u32 cm_l4cfg_clkstctrl;
  178. u32 cm_l4cfg_dynamicdep;
  179. u32 cm_l4cfg_l4_cfg_clkctrl;
  180. u32 cm_l4cfg_hw_sem_clkctrl;
  181. u32 cm_l4cfg_mailbox_clkctrl;
  182. u32 cm_l4cfg_sar_rom_clkctrl;
  183. u32 cm_l3instr_clkstctrl;
  184. u32 cm_l3instr_l3_3_clkctrl;
  185. u32 cm_l3instr_l3_instr_clkctrl;
  186. u32 cm_l3instr_intrconn_wp1_clkctrl;
  187. /* cm2.ivahd */
  188. u32 cm_ivahd_clkstctrl;
  189. u32 cm_ivahd_ivahd_clkctrl;
  190. u32 cm_ivahd_sl2_clkctrl;
  191. /* cm2.cam */
  192. u32 cm_cam_clkstctrl;
  193. u32 cm_cam_iss_clkctrl;
  194. u32 cm_cam_fdif_clkctrl;
  195. /* cm2.dss */
  196. u32 cm_dss_clkstctrl;
  197. u32 cm_dss_dss_clkctrl;
  198. /* cm2.sgx */
  199. u32 cm_sgx_clkstctrl;
  200. u32 cm_sgx_sgx_clkctrl;
  201. /* cm2.l3init */
  202. u32 cm_l3init_clkstctrl;
  203. /* cm2.l3init */
  204. u32 cm_l3init_hsmmc1_clkctrl;
  205. u32 cm_l3init_hsmmc2_clkctrl;
  206. u32 cm_l3init_hsi_clkctrl;
  207. u32 cm_l3init_hsusbhost_clkctrl;
  208. u32 cm_l3init_hsusbotg_clkctrl;
  209. u32 cm_l3init_hsusbtll_clkctrl;
  210. u32 cm_l3init_p1500_clkctrl;
  211. u32 cm_l3init_fsusb_clkctrl;
  212. u32 cm_l3init_ocp2scp1_clkctrl;
  213. /* cm2.l4per */
  214. u32 cm_l4per_clkstctrl;
  215. u32 cm_l4per_dynamicdep;
  216. u32 cm_l4per_adc_clkctrl;
  217. u32 cm_l4per_gptimer10_clkctrl;
  218. u32 cm_l4per_gptimer11_clkctrl;
  219. u32 cm_l4per_gptimer2_clkctrl;
  220. u32 cm_l4per_gptimer3_clkctrl;
  221. u32 cm_l4per_gptimer4_clkctrl;
  222. u32 cm_l4per_gptimer9_clkctrl;
  223. u32 cm_l4per_elm_clkctrl;
  224. u32 cm_l4per_gpio2_clkctrl;
  225. u32 cm_l4per_gpio3_clkctrl;
  226. u32 cm_l4per_gpio4_clkctrl;
  227. u32 cm_l4per_gpio5_clkctrl;
  228. u32 cm_l4per_gpio6_clkctrl;
  229. u32 cm_l4per_hdq1w_clkctrl;
  230. u32 cm_l4per_hecc1_clkctrl;
  231. u32 cm_l4per_hecc2_clkctrl;
  232. u32 cm_l4per_i2c1_clkctrl;
  233. u32 cm_l4per_i2c2_clkctrl;
  234. u32 cm_l4per_i2c3_clkctrl;
  235. u32 cm_l4per_i2c4_clkctrl;
  236. u32 cm_l4per_l4per_clkctrl;
  237. u32 cm_l4per_mcasp2_clkctrl;
  238. u32 cm_l4per_mcasp3_clkctrl;
  239. u32 cm_l4per_mgate_clkctrl;
  240. u32 cm_l4per_mcspi1_clkctrl;
  241. u32 cm_l4per_mcspi2_clkctrl;
  242. u32 cm_l4per_mcspi3_clkctrl;
  243. u32 cm_l4per_mcspi4_clkctrl;
  244. u32 cm_l4per_gpio7_clkctrl;
  245. u32 cm_l4per_gpio8_clkctrl;
  246. u32 cm_l4per_mmcsd3_clkctrl;
  247. u32 cm_l4per_mmcsd4_clkctrl;
  248. u32 cm_l4per_msprohg_clkctrl;
  249. u32 cm_l4per_slimbus2_clkctrl;
  250. u32 cm_l4per_uart1_clkctrl;
  251. u32 cm_l4per_uart2_clkctrl;
  252. u32 cm_l4per_uart3_clkctrl;
  253. u32 cm_l4per_uart4_clkctrl;
  254. u32 cm_l4per_mmcsd5_clkctrl;
  255. u32 cm_l4per_i2c5_clkctrl;
  256. u32 cm_l4per_uart5_clkctrl;
  257. u32 cm_l4per_uart6_clkctrl;
  258. u32 cm_l4sec_clkstctrl;
  259. u32 cm_l4sec_staticdep;
  260. u32 cm_l4sec_dynamicdep;
  261. u32 cm_l4sec_aes1_clkctrl;
  262. u32 cm_l4sec_aes2_clkctrl;
  263. u32 cm_l4sec_des3des_clkctrl;
  264. u32 cm_l4sec_pkaeip29_clkctrl;
  265. u32 cm_l4sec_rng_clkctrl;
  266. u32 cm_l4sec_sha2md51_clkctrl;
  267. u32 cm_l4sec_cryptodma_clkctrl;
  268. /* l4 wkup regs */
  269. u32 cm_abe_pll_ref_clksel;
  270. u32 cm_sys_clksel;
  271. u32 cm_wkup_clkstctrl;
  272. u32 cm_wkup_l4wkup_clkctrl;
  273. u32 cm_wkup_wdtimer1_clkctrl;
  274. u32 cm_wkup_wdtimer2_clkctrl;
  275. u32 cm_wkup_gpio1_clkctrl;
  276. u32 cm_wkup_gptimer1_clkctrl;
  277. u32 cm_wkup_gptimer12_clkctrl;
  278. u32 cm_wkup_synctimer_clkctrl;
  279. u32 cm_wkup_usim_clkctrl;
  280. u32 cm_wkup_sarram_clkctrl;
  281. u32 cm_wkup_keyboard_clkctrl;
  282. u32 cm_wkup_rtc_clkctrl;
  283. u32 cm_wkup_bandgap_clkctrl;
  284. u32 cm_wkupaon_scrm_clkctrl;
  285. u32 prm_vc_val_bypass;
  286. u32 prm_vc_cfg_i2c_mode;
  287. u32 prm_vc_cfg_i2c_clk;
  288. u32 prm_sldo_core_setup;
  289. u32 prm_sldo_core_ctrl;
  290. u32 prm_sldo_mpu_setup;
  291. u32 prm_sldo_mpu_ctrl;
  292. u32 prm_sldo_mm_setup;
  293. u32 prm_sldo_mm_ctrl;
  294. u32 cm_div_m4_dpll_core;
  295. u32 cm_div_m5_dpll_core;
  296. u32 cm_div_m6_dpll_core;
  297. u32 cm_div_m7_dpll_core;
  298. u32 cm_div_m4_dpll_iva;
  299. u32 cm_div_m5_dpll_iva;
  300. u32 cm_div_m4_dpll_ddrphy;
  301. u32 cm_div_m5_dpll_ddrphy;
  302. u32 cm_div_m6_dpll_ddrphy;
  303. u32 cm_div_m4_dpll_per;
  304. u32 cm_div_m5_dpll_per;
  305. u32 cm_div_m6_dpll_per;
  306. u32 cm_div_m7_dpll_per;
  307. u32 cm_l3instr_intrconn_wp1_clkct;
  308. u32 cm_l3init_usbphy_clkctrl;
  309. u32 cm_l4per_mcbsp4_clkctrl;
  310. u32 prm_vc_cfg_channel;
  311. };
  312. struct dpll_params {
  313. u32 m;
  314. u32 n;
  315. s8 m2;
  316. s8 m3;
  317. s8 m4_h11;
  318. s8 m5_h12;
  319. s8 m6_h13;
  320. s8 m7_h14;
  321. s8 h22;
  322. s8 h23;
  323. };
  324. struct dpll_regs {
  325. u32 cm_clkmode_dpll;
  326. u32 cm_idlest_dpll;
  327. u32 cm_autoidle_dpll;
  328. u32 cm_clksel_dpll;
  329. u32 cm_div_m2_dpll;
  330. u32 cm_div_m3_dpll;
  331. u32 cm_div_m4_h11_dpll;
  332. u32 cm_div_m5_h12_dpll;
  333. u32 cm_div_m6_h13_dpll;
  334. u32 cm_div_m7_h14_dpll;
  335. u32 reserved[3];
  336. u32 cm_div_h22_dpll;
  337. u32 cm_div_h23_dpll;
  338. };
  339. struct dplls {
  340. const struct dpll_params *mpu;
  341. const struct dpll_params *core;
  342. const struct dpll_params *per;
  343. const struct dpll_params *abe;
  344. const struct dpll_params *iva;
  345. const struct dpll_params *usb;
  346. };
  347. struct pmic_data {
  348. u32 base_offset;
  349. u32 step;
  350. u32 start_code;
  351. unsigned gpio;
  352. int gpio_en;
  353. };
  354. struct volts {
  355. u32 value;
  356. u32 addr;
  357. struct pmic_data *pmic;
  358. };
  359. struct vcores_data {
  360. struct volts mpu;
  361. struct volts core;
  362. struct volts mm;
  363. };
  364. extern struct prcm_regs const **prcm;
  365. extern struct prcm_regs const omap5_es1_prcm;
  366. extern struct prcm_regs const omap4_prcm;
  367. extern struct dplls const **dplls_data;
  368. extern struct vcores_data const **omap_vcores;
  369. extern const u32 sys_clk_array[8];
  370. void hw_data_init(void);
  371. const struct dpll_params *get_mpu_dpll_params(struct dplls const *);
  372. const struct dpll_params *get_core_dpll_params(struct dplls const *);
  373. const struct dpll_params *get_per_dpll_params(struct dplls const *);
  374. const struct dpll_params *get_iva_dpll_params(struct dplls const *);
  375. const struct dpll_params *get_usb_dpll_params(struct dplls const *);
  376. const struct dpll_params *get_abe_dpll_params(struct dplls const *);
  377. void do_enable_clocks(u32 const *clk_domains,
  378. u32 const *clk_modules_hw_auto,
  379. u32 const *clk_modules_explicit_en,
  380. u8 wait_for_enable);
  381. void setup_post_dividers(u32 const base,
  382. const struct dpll_params *params);
  383. u32 omap_ddr_clk(void);
  384. u32 get_sys_clk_index(void);
  385. void enable_basic_clocks(void);
  386. void enable_basic_uboot_clocks(void);
  387. void enable_non_essential_clocks(void);
  388. void scale_vcores(struct vcores_data const *);
  389. u32 get_offset_code(u32 volt_offset, struct pmic_data *pmic);
  390. void do_scale_vcore(u32 vcore_reg, u32 volt_mv, struct pmic_data *pmic);
  391. /* Max value for DPLL multiplier M */
  392. #define OMAP_DPLL_MAX_N 127
  393. /* HW Init Context */
  394. #define OMAP_INIT_CONTEXT_SPL 0
  395. #define OMAP_INIT_CONTEXT_UBOOT_FROM_NOR 1
  396. #define OMAP_INIT_CONTEXT_UBOOT_AFTER_SPL 2
  397. #define OMAP_INIT_CONTEXT_UBOOT_AFTER_CH 3
  398. static inline u32 omap_revision(void)
  399. {
  400. extern u32 *const omap_si_rev;
  401. return *omap_si_rev;
  402. }
  403. /*
  404. * silicon revisions.
  405. * Moving this to common, so that most of code can be moved to common,
  406. * directories.
  407. */
  408. /* omap4 */
  409. #define OMAP4430_SILICON_ID_INVALID 0xFFFFFFFF
  410. #define OMAP4430_ES1_0 0x44300100
  411. #define OMAP4430_ES2_0 0x44300200
  412. #define OMAP4430_ES2_1 0x44300210
  413. #define OMAP4430_ES2_2 0x44300220
  414. #define OMAP4430_ES2_3 0x44300230
  415. #define OMAP4460_ES1_0 0x44600100
  416. #define OMAP4460_ES1_1 0x44600110
  417. /* omap5 */
  418. #define OMAP5430_SILICON_ID_INVALID 0
  419. #define OMAP5430_ES1_0 0x54300100
  420. #define OMAP5432_ES1_0 0x54320100
  421. #endif /* _OMAP_COMMON_H_ */