hw_data.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436
  1. /*
  2. *
  3. * HW data initialization for OMAP5
  4. *
  5. * (C) Copyright 2013
  6. * Texas Instruments, <www.ti.com>
  7. *
  8. * Sricharan R <r.sricharan@ti.com>
  9. *
  10. * See file CREDITS for list of people who contributed to this
  11. * project.
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License as
  15. * published by the Free Software Foundation; either version 2 of
  16. * the License, or (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  26. * MA 02111-1307 USA
  27. */
  28. #include <common.h>
  29. #include <asm/arch/omap.h>
  30. #include <asm/arch/sys_proto.h>
  31. #include <asm/omap_common.h>
  32. #include <asm/arch/clocks.h>
  33. #include <asm/omap_gpio.h>
  34. #include <asm/io.h>
  35. struct prcm_regs const **prcm =
  36. (struct prcm_regs const **) OMAP_SRAM_SCRATCH_PRCM_PTR;
  37. struct dplls const **dplls_data =
  38. (struct dplls const **) OMAP_SRAM_SCRATCH_DPLLS_PTR;
  39. struct vcores_data const **omap_vcores =
  40. (struct vcores_data const **) OMAP_SRAM_SCRATCH_VCORES_PTR;
  41. static const struct dpll_params mpu_dpll_params_1_5ghz[NUM_SYS_CLKS] = {
  42. {125, 0, 1, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
  43. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
  44. {625, 6, 1, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
  45. {625, 7, 1, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
  46. {750, 12, 1, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
  47. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
  48. {625, 15, 1, -1, -1, -1, -1, -1, -1, -1} /* 38.4 MHz */
  49. };
  50. static const struct dpll_params mpu_dpll_params_2ghz[NUM_SYS_CLKS] = {
  51. {500, 2, 1, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
  52. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
  53. {2024, 16, 1, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
  54. {625, 5, 1, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
  55. {1000, 12, 1, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
  56. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
  57. {625, 11, 1, -1, -1, -1, -1, -1, -1, -1} /* 38.4 MHz */
  58. };
  59. static const struct dpll_params mpu_dpll_params_1100mhz[NUM_SYS_CLKS] = {
  60. {275, 2, 1, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
  61. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
  62. {1375, 20, 1, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
  63. {1375, 23, 1, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
  64. {550, 12, 1, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
  65. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
  66. {1375, 47, 1, -1, -1, -1, -1, -1, -1, -1} /* 38.4 MHz */
  67. };
  68. static const struct dpll_params mpu_dpll_params_800mhz[NUM_SYS_CLKS] = {
  69. {200, 2, 1, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
  70. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
  71. {1000, 20, 1, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
  72. {375, 8, 1, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
  73. {400, 12, 1, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
  74. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
  75. {375, 17, 1, -1, -1, -1, -1, -1, -1, -1} /* 38.4 MHz */
  76. };
  77. static const struct dpll_params mpu_dpll_params_400mhz[NUM_SYS_CLKS] = {
  78. {200, 2, 2, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
  79. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
  80. {1000, 20, 2, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
  81. {375, 8, 2, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
  82. {400, 12, 2, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
  83. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
  84. {375, 17, 2, -1, -1, -1, -1, -1, -1, -1} /* 38.4 MHz */
  85. };
  86. static const struct dpll_params mpu_dpll_params_550mhz[NUM_SYS_CLKS] = {
  87. {275, 2, 2, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
  88. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
  89. {1375, 20, 2, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
  90. {1375, 23, 2, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
  91. {550, 12, 2, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
  92. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
  93. {1375, 47, 2, -1, -1, -1, -1, -1, -1, -1} /* 38.4 MHz */
  94. };
  95. static const struct dpll_params
  96. core_dpll_params_2128mhz_ddr532[NUM_SYS_CLKS] = {
  97. {266, 2, 2, 5, 8, 4, 62, 5, 5, 7}, /* 12 MHz */
  98. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
  99. {570, 8, 2, 5, 8, 4, 62, 5, 5, 7}, /* 16.8 MHz */
  100. {665, 11, 2, 5, 8, 4, 62, 5, 5, 7}, /* 19.2 MHz */
  101. {532, 12, 2, 5, 8, 4, 62, 5, 5, 7}, /* 26 MHz */
  102. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
  103. {665, 23, 2, 5, 8, 4, 62, 5, 5, 7} /* 38.4 MHz */
  104. };
  105. static const struct dpll_params
  106. core_dpll_params_2128mhz_ddr266[NUM_SYS_CLKS] = {
  107. {266, 2, 4, 5, 8, 8, 62, 10, 10, 14}, /* 12 MHz */
  108. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
  109. {570, 8, 4, 5, 8, 8, 62, 10, 10, 14}, /* 16.8 MHz */
  110. {665, 11, 4, 5, 8, 8, 62, 10, 10, 14}, /* 19.2 MHz */
  111. {532, 12, 4, 8, 8, 8, 62, 10, 10, 14}, /* 26 MHz */
  112. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
  113. {665, 23, 4, 8, 8, 8, 62, 10, 10, 14} /* 38.4 MHz */
  114. };
  115. static const struct dpll_params per_dpll_params_768mhz[NUM_SYS_CLKS] = {
  116. {32, 0, 4, 3, 6, 4, -1, 2, -1, -1}, /* 12 MHz */
  117. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
  118. {160, 6, 4, 3, 6, 4, -1, 2, -1, -1}, /* 16.8 MHz */
  119. {20, 0, 4, 3, 6, 4, -1, 2, -1, -1}, /* 19.2 MHz */
  120. {192, 12, 4, 3, 6, 4, -1, 2, -1, -1}, /* 26 MHz */
  121. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
  122. {10, 0, 4, 3, 6, 4, -1, 2, -1, -1} /* 38.4 MHz */
  123. };
  124. static const struct dpll_params iva_dpll_params_2330mhz[NUM_SYS_CLKS] = {
  125. {1165, 11, -1, -1, 5, 6, -1, -1, -1, -1}, /* 12 MHz */
  126. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
  127. {2011, 28, -1, -1, 5, 6, -1, -1, -1, -1}, /* 16.8 MHz */
  128. {1881, 30, -1, -1, 5, 6, -1, -1, -1, -1}, /* 19.2 MHz */
  129. {1165, 25, -1, -1, 5, 6, -1, -1, -1, -1}, /* 26 MHz */
  130. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
  131. {1972, 64, -1, -1, 5, 6, -1, -1, -1, -1} /* 38.4 MHz */
  132. };
  133. /* ABE M & N values with sys_clk as source */
  134. static const struct dpll_params
  135. abe_dpll_params_sysclk_196608khz[NUM_SYS_CLKS] = {
  136. {49, 5, 1, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
  137. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
  138. {35, 5, 1, 1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
  139. {46, 8, 1, 1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
  140. {34, 8, 1, 1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
  141. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
  142. {64, 24, 1, 1, -1, -1, -1, -1, -1, -1} /* 38.4 MHz */
  143. };
  144. /* ABE M & N values with 32K clock as source */
  145. static const struct dpll_params abe_dpll_params_32k_196608khz = {
  146. 750, 0, 1, 1, -1, -1, -1, -1, -1, -1
  147. };
  148. static const struct dpll_params usb_dpll_params_1920mhz[NUM_SYS_CLKS] = {
  149. {400, 4, 2, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
  150. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
  151. {400, 6, 2, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
  152. {400, 7, 2, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
  153. {480, 12, 2, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
  154. {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
  155. {400, 15, 2, -1, -1, -1, -1, -1, -1, -1} /* 38.4 MHz */
  156. };
  157. struct dplls omap5_dplls_es1 = {
  158. .mpu = mpu_dpll_params_800mhz,
  159. .core = core_dpll_params_2128mhz_ddr532,
  160. .per = per_dpll_params_768mhz,
  161. .iva = iva_dpll_params_2330mhz,
  162. #ifdef CONFIG_SYS_OMAP_ABE_SYSCK
  163. .abe = abe_dpll_params_sysclk_196608khz,
  164. #else
  165. .abe = &abe_dpll_params_32k_196608khz,
  166. #endif
  167. .usb = usb_dpll_params_1920mhz
  168. };
  169. struct pmic_data palmas = {
  170. .base_offset = PALMAS_SMPS_BASE_VOLT_UV,
  171. .step = 10000, /* 10 mV represented in uV */
  172. /*
  173. * Offset codes 1-6 all give the base voltage in Palmas
  174. * Offset code 0 switches OFF the SMPS
  175. */
  176. .start_code = 6,
  177. };
  178. struct vcores_data omap5430_volts = {
  179. .mpu.value = VDD_MPU,
  180. .mpu.addr = SMPS_REG_ADDR_12_MPU,
  181. .mpu.pmic = &palmas,
  182. .core.value = VDD_CORE,
  183. .core.addr = SMPS_REG_ADDR_8_CORE,
  184. .core.pmic = &palmas,
  185. .mm.value = VDD_MM,
  186. .mm.addr = SMPS_REG_ADDR_45_IVA,
  187. .mm.pmic = &palmas,
  188. };
  189. struct vcores_data omap5432_volts = {
  190. .mpu.value = VDD_MPU_5432,
  191. .mpu.addr = SMPS_REG_ADDR_12_MPU,
  192. .mpu.pmic = &palmas,
  193. .core.value = VDD_CORE_5432,
  194. .core.addr = SMPS_REG_ADDR_8_CORE,
  195. .core.pmic = &palmas,
  196. .mm.value = VDD_MM_5432,
  197. .mm.addr = SMPS_REG_ADDR_45_IVA,
  198. .mm.pmic = &palmas,
  199. };
  200. /*
  201. * Enable essential clock domains, modules and
  202. * do some additional special settings needed
  203. */
  204. void enable_basic_clocks(void)
  205. {
  206. u32 const clk_domains_essential[] = {
  207. (*prcm)->cm_l4per_clkstctrl,
  208. (*prcm)->cm_l3init_clkstctrl,
  209. (*prcm)->cm_memif_clkstctrl,
  210. (*prcm)->cm_l4cfg_clkstctrl,
  211. 0
  212. };
  213. u32 const clk_modules_hw_auto_essential[] = {
  214. (*prcm)->cm_l3_2_gpmc_clkctrl,
  215. (*prcm)->cm_memif_emif_1_clkctrl,
  216. (*prcm)->cm_memif_emif_2_clkctrl,
  217. (*prcm)->cm_l4cfg_l4_cfg_clkctrl,
  218. (*prcm)->cm_wkup_gpio1_clkctrl,
  219. (*prcm)->cm_l4per_gpio2_clkctrl,
  220. (*prcm)->cm_l4per_gpio3_clkctrl,
  221. (*prcm)->cm_l4per_gpio4_clkctrl,
  222. (*prcm)->cm_l4per_gpio5_clkctrl,
  223. (*prcm)->cm_l4per_gpio6_clkctrl,
  224. 0
  225. };
  226. u32 const clk_modules_explicit_en_essential[] = {
  227. (*prcm)->cm_wkup_gptimer1_clkctrl,
  228. (*prcm)->cm_l3init_hsmmc1_clkctrl,
  229. (*prcm)->cm_l3init_hsmmc2_clkctrl,
  230. (*prcm)->cm_l4per_gptimer2_clkctrl,
  231. (*prcm)->cm_wkup_wdtimer2_clkctrl,
  232. (*prcm)->cm_l4per_uart3_clkctrl,
  233. (*prcm)->cm_l4per_i2c1_clkctrl,
  234. 0
  235. };
  236. /* Enable optional additional functional clock for GPIO4 */
  237. setbits_le32((*prcm)->cm_l4per_gpio4_clkctrl,
  238. GPIO4_CLKCTRL_OPTFCLKEN_MASK);
  239. /* Enable 96 MHz clock for MMC1 & MMC2 */
  240. setbits_le32((*prcm)->cm_l3init_hsmmc1_clkctrl,
  241. HSMMC_CLKCTRL_CLKSEL_MASK);
  242. setbits_le32((*prcm)->cm_l3init_hsmmc2_clkctrl,
  243. HSMMC_CLKCTRL_CLKSEL_MASK);
  244. /* Set the correct clock dividers for mmc */
  245. setbits_le32((*prcm)->cm_l3init_hsmmc1_clkctrl,
  246. HSMMC_CLKCTRL_CLKSEL_DIV_MASK);
  247. setbits_le32((*prcm)->cm_l3init_hsmmc2_clkctrl,
  248. HSMMC_CLKCTRL_CLKSEL_DIV_MASK);
  249. /* Select 32KHz clock as the source of GPTIMER1 */
  250. setbits_le32((*prcm)->cm_wkup_gptimer1_clkctrl,
  251. GPTIMER1_CLKCTRL_CLKSEL_MASK);
  252. do_enable_clocks(clk_domains_essential,
  253. clk_modules_hw_auto_essential,
  254. clk_modules_explicit_en_essential,
  255. 1);
  256. /* Select 384Mhz for GPU as its the POR for ES1.0 */
  257. setbits_le32((*prcm)->cm_sgx_sgx_clkctrl,
  258. CLKSEL_GPU_HYD_GCLK_MASK);
  259. setbits_le32((*prcm)->cm_sgx_sgx_clkctrl,
  260. CLKSEL_GPU_CORE_GCLK_MASK);
  261. /* Enable SCRM OPT clocks for PER and CORE dpll */
  262. setbits_le32((*prcm)->cm_wkupaon_scrm_clkctrl,
  263. OPTFCLKEN_SCRM_PER_MASK);
  264. setbits_le32((*prcm)->cm_wkupaon_scrm_clkctrl,
  265. OPTFCLKEN_SCRM_CORE_MASK);
  266. }
  267. void enable_basic_uboot_clocks(void)
  268. {
  269. u32 const clk_domains_essential[] = {
  270. 0
  271. };
  272. u32 const clk_modules_hw_auto_essential[] = {
  273. 0
  274. };
  275. u32 const clk_modules_explicit_en_essential[] = {
  276. (*prcm)->cm_l4per_mcspi1_clkctrl,
  277. (*prcm)->cm_l4per_i2c2_clkctrl,
  278. (*prcm)->cm_l4per_i2c3_clkctrl,
  279. (*prcm)->cm_l4per_i2c4_clkctrl,
  280. (*prcm)->cm_l3init_hsusbtll_clkctrl,
  281. (*prcm)->cm_l3init_hsusbhost_clkctrl,
  282. (*prcm)->cm_l3init_fsusb_clkctrl,
  283. 0
  284. };
  285. do_enable_clocks(clk_domains_essential,
  286. clk_modules_hw_auto_essential,
  287. clk_modules_explicit_en_essential,
  288. 1);
  289. }
  290. /*
  291. * Enable non-essential clock domains, modules and
  292. * do some additional special settings needed
  293. */
  294. void enable_non_essential_clocks(void)
  295. {
  296. u32 const clk_domains_non_essential[] = {
  297. (*prcm)->cm_mpu_m3_clkstctrl,
  298. (*prcm)->cm_ivahd_clkstctrl,
  299. (*prcm)->cm_dsp_clkstctrl,
  300. (*prcm)->cm_dss_clkstctrl,
  301. (*prcm)->cm_sgx_clkstctrl,
  302. (*prcm)->cm1_abe_clkstctrl,
  303. (*prcm)->cm_c2c_clkstctrl,
  304. (*prcm)->cm_cam_clkstctrl,
  305. (*prcm)->cm_dss_clkstctrl,
  306. (*prcm)->cm_sdma_clkstctrl,
  307. 0
  308. };
  309. u32 const clk_modules_hw_auto_non_essential[] = {
  310. (*prcm)->cm_mpu_m3_mpu_m3_clkctrl,
  311. (*prcm)->cm_ivahd_ivahd_clkctrl,
  312. (*prcm)->cm_ivahd_sl2_clkctrl,
  313. (*prcm)->cm_dsp_dsp_clkctrl,
  314. (*prcm)->cm_l3instr_l3_3_clkctrl,
  315. (*prcm)->cm_l3instr_l3_instr_clkctrl,
  316. (*prcm)->cm_l3instr_intrconn_wp1_clkctrl,
  317. (*prcm)->cm_l3init_hsi_clkctrl,
  318. (*prcm)->cm_l4per_hdq1w_clkctrl,
  319. 0
  320. };
  321. u32 const clk_modules_explicit_en_non_essential[] = {
  322. (*prcm)->cm1_abe_aess_clkctrl,
  323. (*prcm)->cm1_abe_pdm_clkctrl,
  324. (*prcm)->cm1_abe_dmic_clkctrl,
  325. (*prcm)->cm1_abe_mcasp_clkctrl,
  326. (*prcm)->cm1_abe_mcbsp1_clkctrl,
  327. (*prcm)->cm1_abe_mcbsp2_clkctrl,
  328. (*prcm)->cm1_abe_mcbsp3_clkctrl,
  329. (*prcm)->cm1_abe_slimbus_clkctrl,
  330. (*prcm)->cm1_abe_timer5_clkctrl,
  331. (*prcm)->cm1_abe_timer6_clkctrl,
  332. (*prcm)->cm1_abe_timer7_clkctrl,
  333. (*prcm)->cm1_abe_timer8_clkctrl,
  334. (*prcm)->cm1_abe_wdt3_clkctrl,
  335. (*prcm)->cm_l4per_gptimer9_clkctrl,
  336. (*prcm)->cm_l4per_gptimer10_clkctrl,
  337. (*prcm)->cm_l4per_gptimer11_clkctrl,
  338. (*prcm)->cm_l4per_gptimer3_clkctrl,
  339. (*prcm)->cm_l4per_gptimer4_clkctrl,
  340. (*prcm)->cm_l4per_mcspi2_clkctrl,
  341. (*prcm)->cm_l4per_mcspi3_clkctrl,
  342. (*prcm)->cm_l4per_mcspi4_clkctrl,
  343. (*prcm)->cm_l4per_mmcsd3_clkctrl,
  344. (*prcm)->cm_l4per_mmcsd4_clkctrl,
  345. (*prcm)->cm_l4per_mmcsd5_clkctrl,
  346. (*prcm)->cm_l4per_uart1_clkctrl,
  347. (*prcm)->cm_l4per_uart2_clkctrl,
  348. (*prcm)->cm_l4per_uart4_clkctrl,
  349. (*prcm)->cm_wkup_keyboard_clkctrl,
  350. (*prcm)->cm_wkup_wdtimer2_clkctrl,
  351. (*prcm)->cm_cam_iss_clkctrl,
  352. (*prcm)->cm_cam_fdif_clkctrl,
  353. (*prcm)->cm_dss_dss_clkctrl,
  354. (*prcm)->cm_sgx_sgx_clkctrl,
  355. 0
  356. };
  357. /* Enable optional functional clock for ISS */
  358. setbits_le32((*prcm)->cm_cam_iss_clkctrl, ISS_CLKCTRL_OPTFCLKEN_MASK);
  359. /* Enable all optional functional clocks of DSS */
  360. setbits_le32((*prcm)->cm_dss_dss_clkctrl, DSS_CLKCTRL_OPTFCLKEN_MASK);
  361. do_enable_clocks(clk_domains_non_essential,
  362. clk_modules_hw_auto_non_essential,
  363. clk_modules_explicit_en_non_essential,
  364. 0);
  365. /* Put camera module in no sleep mode */
  366. clrsetbits_le32((*prcm)->cm_cam_clkstctrl,
  367. MODULE_CLKCTRL_MODULEMODE_MASK,
  368. CD_CLKCTRL_CLKTRCTRL_NO_SLEEP <<
  369. MODULE_CLKCTRL_MODULEMODE_SHIFT);
  370. }
  371. void hw_data_init(void)
  372. {
  373. u32 omap_rev = omap_revision();
  374. switch (omap_rev) {
  375. case OMAP5430_ES1_0:
  376. *prcm = &omap5_es1_prcm;
  377. *dplls_data = &omap5_dplls_es1;
  378. *omap_vcores = &omap5430_volts;
  379. break;
  380. case OMAP5432_ES1_0:
  381. *prcm = &omap5_es1_prcm;
  382. *dplls_data = &omap5_dplls_es1;
  383. *omap_vcores = &omap5432_volts;
  384. break;
  385. default:
  386. printf("\n INVALID OMAP REVISION ");
  387. }
  388. }