hw_data.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473
  1. /*
  2. *
  3. * HW data initialization for OMAP4
  4. *
  5. * (C) Copyright 2013
  6. * Texas Instruments, <www.ti.com>
  7. *
  8. * Sricharan R <r.sricharan@ti.com>
  9. *
  10. * See file CREDITS for list of people who contributed to this
  11. * project.
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License as
  15. * published by the Free Software Foundation; either version 2 of
  16. * the License, or (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  26. * MA 02111-1307 USA
  27. */
  28. #include <common.h>
  29. #include <asm/arch/omap.h>
  30. #include <asm/arch/sys_proto.h>
  31. #include <asm/omap_common.h>
  32. #include <asm/arch/clocks.h>
  33. #include <asm/omap_gpio.h>
  34. #include <asm/io.h>
  35. struct prcm_regs const **prcm =
  36. (struct prcm_regs const **) OMAP_SRAM_SCRATCH_PRCM_PTR;
  37. struct dplls const **dplls_data =
  38. (struct dplls const **) OMAP_SRAM_SCRATCH_DPLLS_PTR;
  39. struct vcores_data const **omap_vcores =
  40. (struct vcores_data const **) OMAP_SRAM_SCRATCH_VCORES_PTR;
  41. /*
  42. * The M & N values in the following tables are created using the
  43. * following tool:
  44. * tools/omap/clocks_get_m_n.c
  45. * Please use this tool for creating the table for any new frequency.
  46. */
  47. /* dpll locked at 1400 MHz MPU clk at 700 MHz(OPP100) - DCC OFF */
  48. static const struct dpll_params mpu_dpll_params_1400mhz[NUM_SYS_CLKS] = {
  49. {175, 2, 1, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
  50. {700, 12, 1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
  51. {125, 2, 1, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
  52. {401, 10, 1, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
  53. {350, 12, 1, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
  54. {700, 26, 1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
  55. {638, 34, 1, -1, -1, -1, -1, -1, -1, -1} /* 38.4 MHz */
  56. };
  57. /* dpll locked at 1584 MHz - MPU clk at 792 MHz(OPP Turbo 4430) */
  58. static const struct dpll_params mpu_dpll_params_1600mhz[NUM_SYS_CLKS] = {
  59. {200, 2, 1, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
  60. {800, 12, 1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
  61. {619, 12, 1, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
  62. {125, 2, 1, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
  63. {400, 12, 1, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
  64. {800, 26, 1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
  65. {125, 5, 1, -1, -1, -1, -1, -1, -1, -1} /* 38.4 MHz */
  66. };
  67. /* dpll locked at 1200 MHz - MPU clk at 600 MHz */
  68. static const struct dpll_params mpu_dpll_params_1200mhz[NUM_SYS_CLKS] = {
  69. {50, 0, 1, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
  70. {600, 12, 1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
  71. {250, 6, 1, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
  72. {125, 3, 1, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
  73. {300, 12, 1, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
  74. {200, 8, 1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
  75. {125, 7, 1, -1, -1, -1, -1, -1, -1, -1} /* 38.4 MHz */
  76. };
  77. static const struct dpll_params core_dpll_params_1600mhz[NUM_SYS_CLKS] = {
  78. {200, 2, 1, 5, 8, 4, 6, 5, -1, -1}, /* 12 MHz */
  79. {800, 12, 1, 5, 8, 4, 6, 5, -1, -1}, /* 13 MHz */
  80. {619, 12, 1, 5, 8, 4, 6, 5, -1, -1}, /* 16.8 MHz */
  81. {125, 2, 1, 5, 8, 4, 6, 5, -1, -1}, /* 19.2 MHz */
  82. {400, 12, 1, 5, 8, 4, 6, 5, -1, -1}, /* 26 MHz */
  83. {800, 26, 1, 5, 8, 4, 6, 5, -1, -1}, /* 27 MHz */
  84. {125, 5, 1, 5, 8, 4, 6, 5, -1, -1} /* 38.4 MHz */
  85. };
  86. static const struct dpll_params core_dpll_params_es1_1524mhz[NUM_SYS_CLKS] = {
  87. {127, 1, 1, 5, 8, 4, 6, 5, -1, -1}, /* 12 MHz */
  88. {762, 12, 1, 5, 8, 4, 6, 5, -1, -1}, /* 13 MHz */
  89. {635, 13, 1, 5, 8, 4, 6, 5, -1, -1}, /* 16.8 MHz */
  90. {635, 15, 1, 5, 8, 4, 6, 5, -1, -1}, /* 19.2 MHz */
  91. {381, 12, 1, 5, 8, 4, 6, 5, -1, -1}, /* 26 MHz */
  92. {254, 8, 1, 5, 8, 4, 6, 5, -1, -1}, /* 27 MHz */
  93. {496, 24, 1, 5, 8, 4, 6, 5, -1, -1} /* 38.4 MHz */
  94. };
  95. static const struct dpll_params
  96. core_dpll_params_es2_1600mhz_ddr200mhz[NUM_SYS_CLKS] = {
  97. {200, 2, 2, 5, 8, 4, 6, 5, -1, -1}, /* 12 MHz */
  98. {800, 12, 2, 5, 8, 4, 6, 5, -1, -1}, /* 13 MHz */
  99. {619, 12, 2, 5, 8, 4, 6, 5, -1, -1}, /* 16.8 MHz */
  100. {125, 2, 2, 5, 8, 4, 6, 5, -1, -1}, /* 19.2 MHz */
  101. {400, 12, 2, 5, 8, 4, 6, 5, -1, -1}, /* 26 MHz */
  102. {800, 26, 2, 5, 8, 4, 6, 5, -1, -1}, /* 27 MHz */
  103. {125, 5, 2, 5, 8, 4, 6, 5, -1, -1} /* 38.4 MHz */
  104. };
  105. static const struct dpll_params per_dpll_params_1536mhz[NUM_SYS_CLKS] = {
  106. {64, 0, 8, 6, 12, 9, 4, 5, -1, -1}, /* 12 MHz */
  107. {768, 12, 8, 6, 12, 9, 4, 5, -1, -1}, /* 13 MHz */
  108. {320, 6, 8, 6, 12, 9, 4, 5, -1, -1}, /* 16.8 MHz */
  109. {40, 0, 8, 6, 12, 9, 4, 5, -1, -1}, /* 19.2 MHz */
  110. {384, 12, 8, 6, 12, 9, 4, 5, -1, -1}, /* 26 MHz */
  111. {256, 8, 8, 6, 12, 9, 4, 5, -1, -1}, /* 27 MHz */
  112. {20, 0, 8, 6, 12, 9, 4, 5, -1, -1} /* 38.4 MHz */
  113. };
  114. static const struct dpll_params iva_dpll_params_1862mhz[NUM_SYS_CLKS] = {
  115. {931, 11, -1, -1, 4, 7, -1, -1, -1, -1}, /* 12 MHz */
  116. {931, 12, -1, -1, 4, 7, -1, -1, -1, -1}, /* 13 MHz */
  117. {665, 11, -1, -1, 4, 7, -1, -1, -1, -1}, /* 16.8 MHz */
  118. {727, 14, -1, -1, 4, 7, -1, -1, -1, -1}, /* 19.2 MHz */
  119. {931, 25, -1, -1, 4, 7, -1, -1, -1, -1}, /* 26 MHz */
  120. {931, 26, -1, -1, 4, 7, -1, -1, -1, -1}, /* 27 MHz */
  121. {291, 11, -1, -1, 4, 7, -1, -1, -1, -1} /* 38.4 MHz */
  122. };
  123. /* ABE M & N values with sys_clk as source */
  124. static const struct dpll_params
  125. abe_dpll_params_sysclk_196608khz[NUM_SYS_CLKS] = {
  126. {49, 5, 1, 1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
  127. {68, 8, 1, 1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
  128. {35, 5, 1, 1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
  129. {46, 8, 1, 1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
  130. {34, 8, 1, 1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
  131. {29, 7, 1, 1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
  132. {64, 24, 1, 1, -1, -1, -1, -1, -1, -1} /* 38.4 MHz */
  133. };
  134. /* ABE M & N values with 32K clock as source */
  135. static const struct dpll_params abe_dpll_params_32k_196608khz = {
  136. 750, 0, 1, 1, -1, -1, -1, -1, -1, -1
  137. };
  138. static const struct dpll_params usb_dpll_params_1920mhz[NUM_SYS_CLKS] = {
  139. {80, 0, 2, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
  140. {960, 12, 2, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
  141. {400, 6, 2, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
  142. {50, 0, 2, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
  143. {480, 12, 2, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
  144. {320, 8, 2, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
  145. {25, 0, 2, -1, -1, -1, -1, -1, -1, -1} /* 38.4 MHz */
  146. };
  147. struct dplls omap4430_dplls_es1 = {
  148. .mpu = mpu_dpll_params_1200mhz,
  149. .core = core_dpll_params_es1_1524mhz,
  150. .per = per_dpll_params_1536mhz,
  151. .iva = iva_dpll_params_1862mhz,
  152. #ifdef CONFIG_SYS_OMAP_ABE_SYSCK
  153. .abe = abe_dpll_params_sysclk_196608khz,
  154. #else
  155. .abe = &abe_dpll_params_32k_196608khz,
  156. #endif
  157. .usb = usb_dpll_params_1920mhz
  158. };
  159. struct dplls omap4430_dplls = {
  160. .mpu = mpu_dpll_params_1600mhz,
  161. .core = core_dpll_params_es2_1600mhz_ddr200mhz,
  162. .per = per_dpll_params_1536mhz,
  163. .iva = iva_dpll_params_1862mhz,
  164. #ifdef CONFIG_SYS_OMAP_ABE_SYSCK
  165. .abe = abe_dpll_params_sysclk_196608khz,
  166. #else
  167. .abe = &abe_dpll_params_32k_196608khz,
  168. #endif
  169. .usb = usb_dpll_params_1920mhz
  170. };
  171. struct dplls omap4460_dplls = {
  172. .mpu = mpu_dpll_params_1400mhz,
  173. .core = core_dpll_params_1600mhz,
  174. .per = per_dpll_params_1536mhz,
  175. .iva = iva_dpll_params_1862mhz,
  176. #ifdef CONFIG_SYS_OMAP_ABE_SYSCK
  177. .abe = abe_dpll_params_sysclk_196608khz,
  178. #else
  179. .abe = &abe_dpll_params_32k_196608khz,
  180. #endif
  181. .usb = usb_dpll_params_1920mhz
  182. };
  183. struct pmic_data twl6030_4430es1 = {
  184. .base_offset = PHOENIX_SMPS_BASE_VOLT_STD_MODE_UV,
  185. .step = 12660, /* 10 mV represented in uV */
  186. /* The code starts at 1 not 0 */
  187. .start_code = 1,
  188. };
  189. struct pmic_data twl6030 = {
  190. .base_offset = PHOENIX_SMPS_BASE_VOLT_STD_MODE_WITH_OFFSET_UV,
  191. .step = 12660, /* 10 mV represented in uV */
  192. /* The code starts at 1 not 0 */
  193. .start_code = 1,
  194. };
  195. struct pmic_data tps62361 = {
  196. .base_offset = TPS62361_BASE_VOLT_MV,
  197. .step = 10000, /* 10 mV represented in uV */
  198. .start_code = 0,
  199. .gpio = TPS62361_VSEL0_GPIO,
  200. .gpio_en = 1
  201. };
  202. struct vcores_data omap4430_volts_es1 = {
  203. .mpu.value = 1325,
  204. .mpu.addr = SMPS_REG_ADDR_VCORE1,
  205. .mpu.pmic = &twl6030_4430es1,
  206. .core.value = 1200,
  207. .core.addr = SMPS_REG_ADDR_VCORE3,
  208. .core.pmic = &twl6030_4430es1,
  209. .mm.value = 1200,
  210. .mm.addr = SMPS_REG_ADDR_VCORE2,
  211. .mm.pmic = &twl6030_4430es1,
  212. };
  213. struct vcores_data omap4430_volts = {
  214. .mpu.value = 1325,
  215. .mpu.addr = SMPS_REG_ADDR_VCORE1,
  216. .mpu.pmic = &twl6030,
  217. .core.value = 1200,
  218. .core.addr = SMPS_REG_ADDR_VCORE3,
  219. .core.pmic = &twl6030,
  220. .mm.value = 1200,
  221. .mm.addr = SMPS_REG_ADDR_VCORE2,
  222. .mm.pmic = &twl6030,
  223. };
  224. struct vcores_data omap4460_volts = {
  225. .mpu.value = 1203,
  226. .mpu.addr = TPS62361_REG_ADDR_SET1,
  227. .mpu.pmic = &tps62361,
  228. .core.value = 1200,
  229. .core.addr = SMPS_REG_ADDR_VCORE1,
  230. .core.pmic = &tps62361,
  231. .mm.value = 1200,
  232. .mm.addr = SMPS_REG_ADDR_VCORE2,
  233. .mm.pmic = &tps62361,
  234. };
  235. /*
  236. * Enable essential clock domains, modules and
  237. * do some additional special settings needed
  238. */
  239. void enable_basic_clocks(void)
  240. {
  241. u32 const clk_domains_essential[] = {
  242. (*prcm)->cm_l4per_clkstctrl,
  243. (*prcm)->cm_l3init_clkstctrl,
  244. (*prcm)->cm_memif_clkstctrl,
  245. (*prcm)->cm_l4cfg_clkstctrl,
  246. 0
  247. };
  248. u32 const clk_modules_hw_auto_essential[] = {
  249. (*prcm)->cm_l3_2_gpmc_clkctrl,
  250. (*prcm)->cm_memif_emif_1_clkctrl,
  251. (*prcm)->cm_memif_emif_2_clkctrl,
  252. (*prcm)->cm_l4cfg_l4_cfg_clkctrl,
  253. (*prcm)->cm_wkup_gpio1_clkctrl,
  254. (*prcm)->cm_l4per_gpio2_clkctrl,
  255. (*prcm)->cm_l4per_gpio3_clkctrl,
  256. (*prcm)->cm_l4per_gpio4_clkctrl,
  257. (*prcm)->cm_l4per_gpio5_clkctrl,
  258. (*prcm)->cm_l4per_gpio6_clkctrl,
  259. 0
  260. };
  261. u32 const clk_modules_explicit_en_essential[] = {
  262. (*prcm)->cm_wkup_gptimer1_clkctrl,
  263. (*prcm)->cm_l3init_hsmmc1_clkctrl,
  264. (*prcm)->cm_l3init_hsmmc2_clkctrl,
  265. (*prcm)->cm_l4per_gptimer2_clkctrl,
  266. (*prcm)->cm_wkup_wdtimer2_clkctrl,
  267. (*prcm)->cm_l4per_uart3_clkctrl,
  268. 0
  269. };
  270. /* Enable optional additional functional clock for GPIO4 */
  271. setbits_le32((*prcm)->cm_l4per_gpio4_clkctrl,
  272. GPIO4_CLKCTRL_OPTFCLKEN_MASK);
  273. /* Enable 96 MHz clock for MMC1 & MMC2 */
  274. setbits_le32((*prcm)->cm_l3init_hsmmc1_clkctrl,
  275. HSMMC_CLKCTRL_CLKSEL_MASK);
  276. setbits_le32((*prcm)->cm_l3init_hsmmc2_clkctrl,
  277. HSMMC_CLKCTRL_CLKSEL_MASK);
  278. /* Select 32KHz clock as the source of GPTIMER1 */
  279. setbits_le32((*prcm)->cm_wkup_gptimer1_clkctrl,
  280. GPTIMER1_CLKCTRL_CLKSEL_MASK);
  281. /* Enable optional 48M functional clock for USB PHY */
  282. setbits_le32((*prcm)->cm_l3init_usbphy_clkctrl,
  283. USBPHY_CLKCTRL_OPTFCLKEN_PHY_48M_MASK);
  284. do_enable_clocks(clk_domains_essential,
  285. clk_modules_hw_auto_essential,
  286. clk_modules_explicit_en_essential,
  287. 1);
  288. }
  289. void enable_basic_uboot_clocks(void)
  290. {
  291. u32 const clk_domains_essential[] = {
  292. 0
  293. };
  294. u32 const clk_modules_hw_auto_essential[] = {
  295. (*prcm)->cm_l3init_hsusbotg_clkctrl,
  296. (*prcm)->cm_l3init_usbphy_clkctrl,
  297. (*prcm)->cm_l3init_usbphy_clkctrl,
  298. (*prcm)->cm_clksel_usb_60mhz,
  299. (*prcm)->cm_l3init_hsusbtll_clkctrl,
  300. 0
  301. };
  302. u32 const clk_modules_explicit_en_essential[] = {
  303. (*prcm)->cm_l4per_mcspi1_clkctrl,
  304. (*prcm)->cm_l4per_i2c1_clkctrl,
  305. (*prcm)->cm_l4per_i2c2_clkctrl,
  306. (*prcm)->cm_l4per_i2c3_clkctrl,
  307. (*prcm)->cm_l4per_i2c4_clkctrl,
  308. (*prcm)->cm_l3init_hsusbhost_clkctrl,
  309. 0
  310. };
  311. do_enable_clocks(clk_domains_essential,
  312. clk_modules_hw_auto_essential,
  313. clk_modules_explicit_en_essential,
  314. 1);
  315. }
  316. /*
  317. * Enable non-essential clock domains, modules and
  318. * do some additional special settings needed
  319. */
  320. void enable_non_essential_clocks(void)
  321. {
  322. u32 const clk_domains_non_essential[] = {
  323. (*prcm)->cm_mpu_m3_clkstctrl,
  324. (*prcm)->cm_ivahd_clkstctrl,
  325. (*prcm)->cm_dsp_clkstctrl,
  326. (*prcm)->cm_dss_clkstctrl,
  327. (*prcm)->cm_sgx_clkstctrl,
  328. (*prcm)->cm1_abe_clkstctrl,
  329. (*prcm)->cm_c2c_clkstctrl,
  330. (*prcm)->cm_cam_clkstctrl,
  331. (*prcm)->cm_dss_clkstctrl,
  332. (*prcm)->cm_sdma_clkstctrl,
  333. 0
  334. };
  335. u32 const clk_modules_hw_auto_non_essential[] = {
  336. (*prcm)->cm_l3instr_l3_3_clkctrl,
  337. (*prcm)->cm_l3instr_l3_instr_clkctrl,
  338. (*prcm)->cm_l3instr_intrconn_wp1_clkctrl,
  339. (*prcm)->cm_l3init_hsi_clkctrl,
  340. 0
  341. };
  342. u32 const clk_modules_explicit_en_non_essential[] = {
  343. (*prcm)->cm1_abe_aess_clkctrl,
  344. (*prcm)->cm1_abe_pdm_clkctrl,
  345. (*prcm)->cm1_abe_dmic_clkctrl,
  346. (*prcm)->cm1_abe_mcasp_clkctrl,
  347. (*prcm)->cm1_abe_mcbsp1_clkctrl,
  348. (*prcm)->cm1_abe_mcbsp2_clkctrl,
  349. (*prcm)->cm1_abe_mcbsp3_clkctrl,
  350. (*prcm)->cm1_abe_slimbus_clkctrl,
  351. (*prcm)->cm1_abe_timer5_clkctrl,
  352. (*prcm)->cm1_abe_timer6_clkctrl,
  353. (*prcm)->cm1_abe_timer7_clkctrl,
  354. (*prcm)->cm1_abe_timer8_clkctrl,
  355. (*prcm)->cm1_abe_wdt3_clkctrl,
  356. (*prcm)->cm_l4per_gptimer9_clkctrl,
  357. (*prcm)->cm_l4per_gptimer10_clkctrl,
  358. (*prcm)->cm_l4per_gptimer11_clkctrl,
  359. (*prcm)->cm_l4per_gptimer3_clkctrl,
  360. (*prcm)->cm_l4per_gptimer4_clkctrl,
  361. (*prcm)->cm_l4per_hdq1w_clkctrl,
  362. (*prcm)->cm_l4per_mcbsp4_clkctrl,
  363. (*prcm)->cm_l4per_mcspi2_clkctrl,
  364. (*prcm)->cm_l4per_mcspi3_clkctrl,
  365. (*prcm)->cm_l4per_mcspi4_clkctrl,
  366. (*prcm)->cm_l4per_mmcsd3_clkctrl,
  367. (*prcm)->cm_l4per_mmcsd4_clkctrl,
  368. (*prcm)->cm_l4per_mmcsd5_clkctrl,
  369. (*prcm)->cm_l4per_uart1_clkctrl,
  370. (*prcm)->cm_l4per_uart2_clkctrl,
  371. (*prcm)->cm_l4per_uart4_clkctrl,
  372. (*prcm)->cm_wkup_keyboard_clkctrl,
  373. (*prcm)->cm_wkup_wdtimer2_clkctrl,
  374. (*prcm)->cm_cam_iss_clkctrl,
  375. (*prcm)->cm_cam_fdif_clkctrl,
  376. (*prcm)->cm_dss_dss_clkctrl,
  377. (*prcm)->cm_sgx_sgx_clkctrl,
  378. 0
  379. };
  380. /* Enable optional functional clock for ISS */
  381. setbits_le32((*prcm)->cm_cam_iss_clkctrl, ISS_CLKCTRL_OPTFCLKEN_MASK);
  382. /* Enable all optional functional clocks of DSS */
  383. setbits_le32((*prcm)->cm_dss_dss_clkctrl, DSS_CLKCTRL_OPTFCLKEN_MASK);
  384. do_enable_clocks(clk_domains_non_essential,
  385. clk_modules_hw_auto_non_essential,
  386. clk_modules_explicit_en_non_essential,
  387. 0);
  388. /* Put camera module in no sleep mode */
  389. clrsetbits_le32((*prcm)->cm_cam_clkstctrl,
  390. MODULE_CLKCTRL_MODULEMODE_MASK,
  391. CD_CLKCTRL_CLKTRCTRL_NO_SLEEP <<
  392. MODULE_CLKCTRL_MODULEMODE_SHIFT);
  393. }
  394. void hw_data_init(void)
  395. {
  396. u32 omap_rev = omap_revision();
  397. (*prcm) = &omap4_prcm;
  398. switch (omap_rev) {
  399. case OMAP4430_ES1_0:
  400. *dplls_data = &omap4430_dplls_es1;
  401. *omap_vcores = &omap4430_volts_es1;
  402. break;
  403. case OMAP4430_ES2_0:
  404. case OMAP4430_ES2_1:
  405. case OMAP4430_ES2_2:
  406. case OMAP4430_ES2_3:
  407. *dplls_data = &omap4430_dplls;
  408. *omap_vcores = &omap4430_volts;
  409. break;
  410. case OMAP4460_ES1_0:
  411. case OMAP4460_ES1_1:
  412. *dplls_data = &omap4460_dplls;
  413. *omap_vcores = &omap4460_volts;
  414. break;
  415. default:
  416. printf("\n INVALID OMAP REVISION ");
  417. }
  418. }