bf533-ezkit.h 7.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228
  1. /*
  2. * U-boot - Configuration file for BF533 EZKIT board
  3. */
  4. #ifndef __CONFIG_EZKIT533_H__
  5. #define __CONFIG_EZKIT533_H__
  6. #define CONFIG_BAUDRATE 57600
  7. #define CONFIG_STAMP 1
  8. #define CONFIG_BOOTDELAY 5
  9. #define CFG_AUTOLOAD "no" /*rarpb, bootp or dhcp commands will perform only a */
  10. #define CFG_LONGHELP 1
  11. #define CONFIG_CMDLINE_EDITING 1
  12. #define CONFIG_LOADADDR 0x01000000 /* default load address */
  13. #define CONFIG_BOOTCOMMAND "tftp $(loadaddr) linux"
  14. //#define CONFIG_BOOTARGS "root=/dev/mtdblock0 rw"
  15. #define CONFIG_DRIVER_SMC91111 1
  16. #define CONFIG_SMC91111_BASE 0x20310300
  17. #if 0
  18. #define CONFIG_MII
  19. #define CFG_DISCOVER_PHY
  20. #endif
  21. #define CONFIG_RTC_BFIN 1
  22. #define CONFIG_BOOT_RETRY_TIME -1 /* Enable this if bootretry required, currently its disabled */
  23. /*
  24. * Boot Mode Set
  25. * Blackfin can support several boot modes
  26. */
  27. #define BF533_BYPASS_BOOT 0x0001 /* Bootmode 0: Execute from 16-bit externeal memory ( bypass BOOT ROM) */
  28. #define BF533_PARA_BOOT 0x0002 /* Bootmode 1: Boot from 8-bit or 16-bit flash */
  29. #define BF533_SPI_BOOT 0x0004 /* Bootmode 3: Boot from SPI flash */
  30. /* Define the boot mode */
  31. #define BFIN_BOOT_MODE BF533_BYPASS_BOOT
  32. //#define BFIN_BOOT_MODE BF533_SPI_BOOT
  33. #define CONFIG_PANIC_HANG 1
  34. #define ADSP_BF531 0x31
  35. #define ADSP_BF532 0x32
  36. #define ADSP_BF533 0x33
  37. #define BFIN_CPU ADSP_BF533
  38. /* This sets the default state of the cache on U-Boot's boot */
  39. #define CONFIG_ICACHE_ON
  40. #define CONFIG_DCACHE_ON
  41. /* Define where the uboot will be loaded by on-chip boot rom */
  42. #define APP_ENTRY 0x00001000
  43. /* CONFIG_CLKIN_HZ is any value in Hz */
  44. #define CONFIG_CLKIN_HZ 27000000
  45. /* CONFIG_CLKIN_HALF controls what is passed to PLL 0=CLKIN */
  46. /* 1=CLKIN/2 */
  47. #define CONFIG_CLKIN_HALF 0
  48. /* CONFIG_PLL_BYPASS controls if the PLL is used 0=don't bypass */
  49. /* 1=bypass PLL */
  50. #define CONFIG_PLL_BYPASS 0
  51. /* CONFIG_VCO_MULT controls what the multiplier of the PLL is. */
  52. /* Values can range from 1-64 */
  53. #define CONFIG_VCO_MULT 22
  54. /* CONFIG_CCLK_DIV controls what the core clock divider is */
  55. /* Values can be 1, 2, 4, or 8 ONLY */
  56. #define CONFIG_CCLK_DIV 1
  57. /* CONFIG_SCLK_DIV controls what the peripheral clock divider is */
  58. /* Values can range from 1-15 */
  59. #define CONFIG_SCLK_DIV 5
  60. /* CONFIG_SPI_BAUD controls the SPI peripheral clock divider */
  61. /* Values can range from 2-65535 */
  62. /* SCK Frequency = SCLK / (2 * CONFIG_SPI_BAUD) */
  63. #define CONFIG_SPI_BAUD 2
  64. #define CONFIG_SPI_BAUD_INITBLOCK 4
  65. #if ( CONFIG_CLKIN_HALF == 0 )
  66. #define CONFIG_VCO_HZ ( CONFIG_CLKIN_HZ * CONFIG_VCO_MULT )
  67. #else
  68. #define CONFIG_VCO_HZ (( CONFIG_CLKIN_HZ * CONFIG_VCO_MULT ) / 2 )
  69. #endif
  70. #if (CONFIG_PLL_BYPASS == 0)
  71. #define CONFIG_CCLK_HZ ( CONFIG_VCO_HZ / CONFIG_CCLK_DIV )
  72. #define CONFIG_SCLK_HZ ( CONFIG_VCO_HZ / CONFIG_SCLK_DIV )
  73. #else
  74. #define CONFIG_CCLK_HZ CONFIG_CLKIN_HZ
  75. #define CONFIG_SCLK_HZ CONFIG_CLKIN_HZ
  76. #endif
  77. #define CONFIG_MEM_SIZE 32 /* 128, 64, 32, 16 */
  78. #define CONFIG_MEM_ADD_WDTH 9 /* 8, 9, 10, 11 */
  79. #define CONFIG_MEM_MT48LC16M16A2TG_75 1
  80. #define CONFIG_LOADS_ECHO 1
  81. #define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
  82. CFG_CMD_PING | \
  83. CFG_CMD_ELF | \
  84. CFG_CMD_I2C | \
  85. CFG_CMD_JFFS2 | \
  86. CFG_CMD_DATE)
  87. #define CONFIG_BOOTARGS "root=/dev/mtdblock0 ip=192.168.0.15:192.168.0.2:192.168.0.1:255.255.255.0:ezkit:eth0:off console=ttyBF0,57600"
  88. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  89. #include <cmd_confdefs.h>
  90. #define CFG_PROMPT "ezkit> " /* Monitor Command Prompt */
  91. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  92. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  93. #else
  94. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  95. #endif
  96. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  97. #define CFG_MAXARGS 16 /* max number of command args */
  98. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  99. #define CFG_MEMTEST_START 0x00000000 /* memtest works on */
  100. #define CFG_MEMTEST_END ( (CONFIG_MEM_SIZE - 1) * 1024 * 1024) /* 1 ... 31 MB in DRAM */
  101. #define CFG_LOAD_ADDR 0x01000000 /* default load address */
  102. #define CFG_HZ 1000 /* decrementer freq: 10 ms ticks */
  103. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  104. #define CFG_SDRAM_BASE 0x00000000
  105. #define CFG_MAX_RAM_SIZE (CONFIG_MEM_SIZE * 1024 * 1024)
  106. #define CFG_FLASH_BASE 0x20000000
  107. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  108. #define CFG_MONITOR_BASE (CFG_MAX_RAM_SIZE - CFG_MONITOR_LEN)
  109. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  110. #define CFG_MALLOC_BASE (CFG_MONITOR_BASE - CFG_MALLOC_LEN)
  111. #define CFG_GBL_DATA_SIZE 0x4000
  112. #define CFG_GBL_DATA_ADDR (CFG_MALLOC_BASE - CFG_GBL_DATA_SIZE)
  113. #define CONFIG_STACKBASE (CFG_GBL_DATA_ADDR - 4)
  114. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  115. #define CFG_FLASH0_BASE 0x20000000
  116. #define CFG_FLASH1_BASE 0x20200000
  117. #define CFG_FLASH2_BASE 0x20280000
  118. #define CFG_MAX_FLASH_BANKS 3 /* max number of memory banks */
  119. #define CFG_MAX_FLASH_SECT 40 /* max number of sectors on one chip */
  120. #define CFG_ENV_IS_IN_FLASH 1
  121. #define CFG_ENV_ADDR 0x20020000
  122. #define CFG_ENV_SECT_SIZE 0x10000 /* Total Size of Environment Sector */
  123. /* JFFS Partition offset set */
  124. #define CFG_JFFS2_FIRST_BANK 0
  125. #define CFG_JFFS2_NUM_BANKS 1
  126. /* 512k reserved for u-boot */
  127. #define CFG_JFFS2_FIRST_SECTOR 11
  128. /*
  129. * Stack sizes
  130. */
  131. #define CONFIG_STACKSIZE (128*1024) /* regular stack */
  132. #define POLL_MODE 1
  133. #define FLASH_TOT_SECT 40
  134. #define FLASH_SIZE 0x220000
  135. #define CFG_FLASH_SIZE 0x220000
  136. /*
  137. * Initialize PSD4256 registers for using I2C
  138. */
  139. #define CONFIG_MISC_INIT_R
  140. /*
  141. * I2C settings
  142. * By default PF1 is used as SDA and PF0 as SCL on the Stamp board
  143. */
  144. #define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
  145. /*
  146. * Software (bit-bang) I2C driver configuration
  147. */
  148. #define PF_SCL PF0
  149. #define PF_SDA PF1
  150. #define I2C_INIT (*pFIO_DIR |= PF_SCL); asm("ssync;")
  151. #define I2C_ACTIVE (*pFIO_DIR |= PF_SDA); *pFIO_INEN &= ~PF_SDA; asm("ssync;")
  152. #define I2C_TRISTATE (*pFIO_DIR &= ~PF_SDA); *pFIO_INEN |= PF_SDA; asm("ssync;")
  153. #define I2C_READ ((volatile)(*pFIO_FLAG_D & PF_SDA) != 0); asm("ssync;")
  154. #define I2C_SDA(bit) if(bit) { \
  155. *pFIO_FLAG_S = PF_SDA; \
  156. asm("ssync;"); \
  157. } \
  158. else { \
  159. *pFIO_FLAG_C = PF_SDA; \
  160. asm("ssync;"); \
  161. }
  162. #define I2C_SCL(bit) if(bit) { \
  163. *pFIO_FLAG_S = PF_SCL; \
  164. asm("ssync;"); \
  165. } \
  166. else { \
  167. *pFIO_FLAG_C = PF_SCL; \
  168. asm("ssync;"); \
  169. }
  170. #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
  171. #define CFG_I2C_SPEED 50000
  172. #define CFG_I2C_SLAVE 0xFE
  173. #define CFG_BOOTM_LEN 0x4000000 /* Large Image Length, set to 64 Meg */
  174. /* 0xFF, 0x7BB07BB0, 0x22547BB0 */
  175. /* #define AMGCTLVAL (AMBEN_P0 | AMBEN_P1 | AMBEN_P2 | AMCKEN)
  176. #define AMBCTL0VAL (B1WAT_7 | B1RAT_11 | B1HT_2 | B1ST_3 | B1TT_4 | ~B1RDYPOL | \
  177. ~B1RDYEN | B0WAT_7 | B0RAT_11 | B0HT_2 | B0ST_3 | B0TT_4 | ~B0RDYPOL | ~B0RDYEN)
  178. #define AMBCTL1VAL (B3WAT_2 | B3RAT_2 | B3HT_1 | B3ST_1 | B3TT_4 | B3RDYPOL | ~B3RDYEN | \
  179. B2WAT_7 | B2RAT_11 | B2HT_2 | B2ST_3 | B2TT_4 | ~B2RDYPOL | ~B2RDYEN)
  180. */
  181. #define AMGCTLVAL 0xFF
  182. #define AMBCTL0VAL 0x7BB07BB0
  183. #define AMBCTL1VAL 0xFFC27BB0
  184. #define CONFIG_VDSP 1
  185. #ifdef CONFIG_VDSP
  186. #define ET_EXEC_VDSP 0x8
  187. #define SHT_STRTAB_VDSP 0x1
  188. #define ELFSHDRSIZE_VDSP 0x2C
  189. #define VDSP_ENTRY_ADDR 0xFFA00000
  190. #endif
  191. #endif