traps.c 6.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250
  1. /*
  2. * U-boot - traps.c Routines related to interrupts and exceptions
  3. *
  4. * Copyright (c) 2005 blackfin.uclinux.org
  5. *
  6. * This file is based on
  7. * No original Copyright holder listed,
  8. * Probabily original (C) Roman Zippel (assigned DJD, 1999)
  9. *
  10. * Copyright 2003 Metrowerks - for Blackfin
  11. * Copyright 2000-2001 Lineo, Inc. D. Jeff Dionne <jeff@lineo.ca>
  12. * Copyright 1999-2000 D. Jeff Dionne, <jeff@uclinux.org>
  13. *
  14. * (C) Copyright 2000-2004
  15. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  16. *
  17. * See file CREDITS for list of people who contributed to this
  18. * project.
  19. *
  20. * This program is free software; you can redistribute it and/or
  21. * modify it under the terms of the GNU General Public License as
  22. * published by the Free Software Foundation; either version 2 of
  23. * the License, or (at your option) any later version.
  24. *
  25. * This program is distributed in the hope that it will be useful,
  26. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. * GNU General Public License for more details.
  29. *
  30. * You should have received a copy of the GNU General Public License
  31. * along with this program; if not, write to the Free Software
  32. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  33. * MA 02111-1307 USA
  34. */
  35. #include <common.h>
  36. #include <linux/types.h>
  37. #include <asm/errno.h>
  38. #include <asm/irq.h>
  39. #include <asm/system.h>
  40. #include <asm/traps.h>
  41. #include <asm/page.h>
  42. #include <asm/machdep.h>
  43. #include "cpu.h"
  44. #include <asm/arch/anomaly.h>
  45. #include <asm/cplb.h>
  46. #ifdef DEBUG
  47. #define pr_debug(fmt,arg...) printf(fmt,##arg)
  48. #else
  49. static inline int
  50. __attribute__ ((format(printf, 1, 2))) pr_debug(const char *fmt, ...)
  51. {
  52. return 0;
  53. }
  54. #endif
  55. void init_IRQ(void)
  56. {
  57. blackfin_init_IRQ();
  58. return;
  59. }
  60. void process_int(unsigned long vec, struct pt_regs *fp)
  61. {
  62. printf("interrupt\n");
  63. return;
  64. }
  65. extern unsigned int icplb_table[page_descriptor_table_size][2];
  66. extern unsigned int dcplb_table[page_descriptor_table_size][2];
  67. unsigned long last_cplb_fault_retx;
  68. static unsigned int cplb_sizes[4] =
  69. { 1024, 4 * 1024, 1024 * 1024, 4 * 1024 * 1024 };
  70. void trap_c(struct pt_regs *regs)
  71. {
  72. unsigned int addr;
  73. unsigned long trapnr = (regs->seqstat) & SEQSTAT_EXCAUSE;
  74. unsigned int i, j, size, *I0, *I1;
  75. unsigned short data = 0;
  76. switch (trapnr) {
  77. /* 0x26 - Data CPLB Miss */
  78. case VEC_CPLB_M:
  79. #ifdef ANOMALY_05000261
  80. /*
  81. * Work around an anomaly: if we see a new DCPLB fault,
  82. * return without doing anything. Then,
  83. * if we get the same fault again, handle it.
  84. */
  85. addr = last_cplb_fault_retx;
  86. last_cplb_fault_retx = regs->retx;
  87. printf("this time, curr = 0x%08x last = 0x%08x\n",
  88. addr, last_cplb_fault_retx);
  89. if (addr != last_cplb_fault_retx)
  90. goto trap_c_return;
  91. #endif
  92. data = 1;
  93. case VEC_CPLB_I_M:
  94. if (data) {
  95. addr = *pDCPLB_FAULT_ADDR;
  96. } else {
  97. addr = *pICPLB_FAULT_ADDR;
  98. }
  99. for (i = 0; i < page_descriptor_table_size; i++) {
  100. if (data) {
  101. size = cplb_sizes[dcplb_table[i][1] >> 16];
  102. j = dcplb_table[i][0];
  103. } else {
  104. size = cplb_sizes[icplb_table[i][1] >> 16];
  105. j = icplb_table[i][0];
  106. }
  107. if ((j <= addr) && ((j + size) > addr)) {
  108. pr_debug("found %i 0x%08x\n", i, j);
  109. break;
  110. }
  111. }
  112. if (i == page_descriptor_table_size) {
  113. printf("something is really wrong\n");
  114. do_reset(NULL, 0, 0, NULL);
  115. }
  116. /* Turn the cache off */
  117. if (data) {
  118. __builtin_bfin_ssync();
  119. asm(" .align 8; ");
  120. *(unsigned int *)DMEM_CONTROL &=
  121. ~(ACACHE_BCACHE | ENDCPLB | PORT_PREF0);
  122. __builtin_bfin_ssync();
  123. } else {
  124. __builtin_bfin_ssync();
  125. asm(" .align 8; ");
  126. *(unsigned int *)IMEM_CONTROL &= ~(IMC | ENICPLB);
  127. __builtin_bfin_ssync();
  128. }
  129. if (data) {
  130. I0 = (unsigned int *)DCPLB_ADDR0;
  131. I1 = (unsigned int *)DCPLB_DATA0;
  132. } else {
  133. I0 = (unsigned int *)ICPLB_ADDR0;
  134. I1 = (unsigned int *)ICPLB_DATA0;
  135. }
  136. j = 0;
  137. while (*I1 & CPLB_LOCK) {
  138. pr_debug("skipping %i %08p - %08x\n", j, I1, *I1);
  139. *I0++;
  140. *I1++;
  141. j++;
  142. }
  143. pr_debug("remove %i 0x%08x 0x%08x\n", j, *I0, *I1);
  144. for (; j < 15; j++) {
  145. pr_debug("replace %i 0x%08x 0x%08x\n", j, I0, I0 + 1);
  146. *I0++ = *(I0 + 1);
  147. *I1++ = *(I1 + 1);
  148. }
  149. if (data) {
  150. *I0 = dcplb_table[i][0];
  151. *I1 = dcplb_table[i][1];
  152. I0 = (unsigned int *)DCPLB_ADDR0;
  153. I1 = (unsigned int *)DCPLB_DATA0;
  154. } else {
  155. *I0 = icplb_table[i][0];
  156. *I1 = icplb_table[i][1];
  157. I0 = (unsigned int *)ICPLB_ADDR0;
  158. I1 = (unsigned int *)ICPLB_DATA0;
  159. }
  160. for (j = 0; j < 16; j++) {
  161. pr_debug("%i 0x%08x 0x%08x\n", j, *I0++, *I1++);
  162. }
  163. /* Turn the cache back on */
  164. if (data) {
  165. j = *(unsigned int *)DMEM_CONTROL;
  166. __builtin_bfin_ssync();
  167. asm(" .align 8; ");
  168. *(unsigned int *)DMEM_CONTROL =
  169. ACACHE_BCACHE | ENDCPLB | PORT_PREF0 | j;
  170. __builtin_bfin_ssync();
  171. } else {
  172. __builtin_bfin_ssync();
  173. asm(" .align 8; ");
  174. *(unsigned int *)IMEM_CONTROL = IMC | ENICPLB;
  175. __builtin_bfin_ssync();
  176. }
  177. break;
  178. default:
  179. /* All traps come here */
  180. printf("code=[0x%x], ", (unsigned int)(regs->seqstat & 0x3f));
  181. printf("stack frame=0x%x, ", (unsigned int)regs);
  182. printf("bad PC=0x%04x\n", (unsigned int)regs->pc);
  183. dump(regs);
  184. printf("\n\n");
  185. printf("Unhandled IRQ or exceptions!\n");
  186. printf("Please reset the board \n");
  187. do_reset(NULL, 0, 0, NULL);
  188. }
  189. trap_c_return:
  190. return;
  191. }
  192. void dump(struct pt_regs *fp)
  193. {
  194. pr_debug("RETE: %08lx RETN: %08lx RETX: %08lx RETS: %08lx\n",
  195. fp->rete, fp->retn, fp->retx, fp->rets);
  196. pr_debug("IPEND: %04lx SYSCFG: %04lx\n", fp->ipend, fp->syscfg);
  197. pr_debug("SEQSTAT: %08lx SP: %08lx\n", (long)fp->seqstat, (long)fp);
  198. pr_debug("R0: %08lx R1: %08lx R2: %08lx R3: %08lx\n",
  199. fp->r0, fp->r1, fp->r2, fp->r3);
  200. pr_debug("R4: %08lx R5: %08lx R6: %08lx R7: %08lx\n",
  201. fp->r4, fp->r5, fp->r6, fp->r7);
  202. pr_debug("P0: %08lx P1: %08lx P2: %08lx P3: %08lx\n",
  203. fp->p0, fp->p1, fp->p2, fp->p3);
  204. pr_debug("P4: %08lx P5: %08lx FP: %08lx\n",
  205. fp->p4, fp->p5, fp->fp);
  206. pr_debug("A0.w: %08lx A0.x: %08lx A1.w: %08lx A1.x: %08lx\n",
  207. fp->a0w, fp->a0x, fp->a1w, fp->a1x);
  208. pr_debug("LB0: %08lx LT0: %08lx LC0: %08lx\n",
  209. fp->lb0, fp->lt0, fp->lc0);
  210. pr_debug("LB1: %08lx LT1: %08lx LC1: %08lx\n",
  211. fp->lb1, fp->lt1, fp->lc1);
  212. pr_debug("B0: %08lx L0: %08lx M0: %08lx I0: %08lx\n",
  213. fp->b0, fp->l0, fp->m0, fp->i0);
  214. pr_debug("B1: %08lx L1: %08lx M1: %08lx I1: %08lx\n",
  215. fp->b1, fp->l1, fp->m1, fp->i1);
  216. pr_debug("B2: %08lx L2: %08lx M2: %08lx I2: %08lx\n",
  217. fp->b2, fp->l2, fp->m2, fp->i2);
  218. pr_debug("B3: %08lx L3: %08lx M3: %08lx I3: %08lx\n",
  219. fp->b3, fp->l3, fp->m3, fp->i3);
  220. pr_debug("DCPLB_FAULT_ADDR=%p\n", *pDCPLB_FAULT_ADDR);
  221. pr_debug("ICPLB_FAULT_ADDR=%p\n", *pICPLB_FAULT_ADDR);
  222. }