init.S 4.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119
  1. /*
  2. * (C) Copyright 2008
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <ppc_asm.tmpl>
  24. #include <asm-ppc/mmu.h>
  25. #include <config.h>
  26. /*
  27. * TLB TABLE
  28. *
  29. * This table is used by the cpu boot code to setup the initial tlb
  30. * entries. Rather than make broad assumptions in the cpu source tree,
  31. * this table lets each board set things up however they like.
  32. *
  33. * Pointer to the table is returned in r1
  34. */
  35. .section .bootpg,"ax"
  36. .globl tlbtab
  37. tlbtab:
  38. tlbtab_start
  39. /* vxWorks needs this as first entry for the Machine Check interrupt */
  40. tlbentry( 0x40000000, SZ_256M, 0, 0, AC_R|AC_W|AC_X|SA_G|SA_I )
  41. /* TLB-entry for DDR SDRAM (Up to 2GB) */
  42. #ifdef CONFIG_4xx_DCACHE
  43. tlbentry( CONFIG_SYS_SDRAM_BASE, SZ_256M, CONFIG_SYS_SDRAM_BASE, 0, AC_R|AC_W|AC_X|SA_G)
  44. #else
  45. tlbentry( CONFIG_SYS_SDRAM_BASE, SZ_256M, CONFIG_SYS_SDRAM_BASE, 0, AC_R|AC_W|AC_X|SA_G|SA_I )
  46. #endif
  47. /* TLB-entry for EBC */
  48. tlbentry( CONFIG_SYS_BCSR_BASE, SZ_256M, CONFIG_SYS_BCSR_BASE, 1, AC_R|AC_W|AC_X|SA_G|SA_I )
  49. /* BOOT_CS (FLASH) must be forth. Before relocation SA_I can be off to use the
  50. * speed up boot process. It is patched after relocation to enable SA_I
  51. */
  52. #ifndef CONFIG_NAND_SPL
  53. tlbentry( CONFIG_SYS_BOOT_BASE_ADDR, SZ_256M, CONFIG_SYS_BOOT_BASE_ADDR, 1, AC_R|AC_W|AC_X|SA_G )
  54. #else
  55. tlbentry( CONFIG_SYS_NAND_BOOT_SPL_SRC, SZ_4K, CONFIG_SYS_NAND_BOOT_SPL_SRC, 1, AC_R|AC_W|AC_X|SA_G )
  56. #endif
  57. #ifdef CONFIG_SYS_INIT_RAM_DCACHE
  58. /* TLB-entry for init-ram in dcache (SA_I must be turned off!) */
  59. tlbentry( CONFIG_SYS_INIT_RAM_ADDR, SZ_64K, CONFIG_SYS_INIT_RAM_ADDR, 0, AC_R|AC_W|AC_X|SA_G )
  60. #endif
  61. /* TLB-entry for PCI Memory */
  62. tlbentry( CONFIG_SYS_PCI_MEMBASE, SZ_256M, CONFIG_SYS_PCI_MEMBASE, 1, AC_R|AC_W|SA_G|SA_I )
  63. tlbentry( CONFIG_SYS_PCI_MEMBASE1, SZ_256M, CONFIG_SYS_PCI_MEMBASE1, 1, AC_R|AC_W|SA_G|SA_I )
  64. tlbentry( CONFIG_SYS_PCI_MEMBASE2, SZ_256M, CONFIG_SYS_PCI_MEMBASE2, 1, AC_R|AC_W|SA_G|SA_I )
  65. tlbentry( CONFIG_SYS_PCI_MEMBASE3, SZ_256M, CONFIG_SYS_PCI_MEMBASE3, 1, AC_R|AC_W|SA_G|SA_I )
  66. /* TLB-entry for NAND */
  67. tlbentry( CONFIG_SYS_NAND_ADDR, SZ_1K, CONFIG_SYS_NAND_ADDR, 1, AC_R|AC_W|AC_X|SA_G|SA_I )
  68. /* TLB-entry for Internal Registers & OCM */
  69. tlbentry( 0xe0000000, SZ_16M, 0xe0000000, 0, AC_R|AC_W|AC_X|SA_I )
  70. /*TLB-entry PCI registers*/
  71. tlbentry( 0xEEC00000, SZ_1K, 0xEEC00000, 1, AC_R|AC_W|AC_X|SA_G|SA_I )
  72. /* TLB-entry for peripherals */
  73. tlbentry( 0xEF000000, SZ_16M, 0xEF000000, 1, AC_R|AC_W|AC_X|SA_G|SA_I)
  74. /* TLB-entry PCI IO Space - from sr@denx.de */
  75. tlbentry(0xE8000000, SZ_64K, 0xE8000000, 1, AC_R|AC_W|AC_X|SA_G|SA_I)
  76. tlbtab_end
  77. #if defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
  78. /*
  79. * For NAND booting the first TLB has to be reconfigured to full size
  80. * and with caching disabled after running from RAM!
  81. */
  82. #define TLB00 TLB0(CONFIG_SYS_BOOT_BASE_ADDR, SZ_256M)
  83. #define TLB01 TLB1(CONFIG_SYS_BOOT_BASE_ADDR, 1)
  84. #define TLB02 TLB2(AC_R|AC_W|AC_X|SA_G|SA_I)
  85. .globl reconfig_tlb0
  86. reconfig_tlb0:
  87. sync
  88. isync
  89. addi r4,r0,CONFIG_SYS_TLB_FOR_BOOT_FLASH /* TLB entry # */
  90. lis r5,TLB00@h
  91. ori r5,r5,TLB00@l
  92. tlbwe r5,r4,0x0000 /* Save it out */
  93. lis r5,TLB01@h
  94. ori r5,r5,TLB01@l
  95. tlbwe r5,r4,0x0001 /* Save it out */
  96. lis r5,TLB02@h
  97. ori r5,r5,TLB02@l
  98. tlbwe r5,r4,0x0002 /* Save it out */
  99. sync
  100. isync
  101. blr
  102. #endif