interrupts.c 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394
  1. /*
  2. * (C) Copyright 2002
  3. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  4. * Marius Groeger <mgroeger@sysgo.de>
  5. *
  6. * (C) Copyright 2002
  7. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  8. * Alex Zuepke <azu@sysgo.de>
  9. *
  10. * See file CREDITS for list of people who contributed to this
  11. * project.
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License as
  15. * published by the Free Software Foundation; either version 2 of
  16. * the License, or (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  26. * MA 02111-1307 USA
  27. */
  28. #include <common.h>
  29. #include <clps7111.h>
  30. #include <asm/proc-armv/ptrace.h>
  31. #include <asm/hardware.h>
  32. #ifndef CONFIG_NETARM
  33. /* we always count down the max. */
  34. #define TIMER_LOAD_VAL 0xffff
  35. /* macro to read the 16 bit timer */
  36. #define READ_TIMER (IO_TC1D & 0xffff)
  37. #else
  38. #define IRQEN (*(volatile unsigned int *)(NETARM_GEN_MODULE_BASE + NETARM_GEN_INTR_ENABLE))
  39. #define TM2CTRL (*(volatile unsigned int *)(NETARM_GEN_MODULE_BASE + NETARM_GEN_TIMER2_CONTROL))
  40. #define TM2STAT (*(volatile unsigned int *)(NETARM_GEN_MODULE_BASE + NETARM_GEN_TIMER2_STATUS))
  41. #define TIMER_LOAD_VAL NETARM_GEN_TSTAT_CTC_MASK
  42. #define READ_TIMER (TM2STAT & NETARM_GEN_TSTAT_CTC_MASK)
  43. #endif
  44. #ifdef CONFIG_S3C4510B
  45. /* require interrupts for the S3C4510B */
  46. # ifndef CONFIG_USE_IRQ
  47. # error CONFIG_USE_IRQ _must_ be defined when using CONFIG_S3C4510B
  48. # else
  49. static struct _irq_handler IRQ_HANDLER[N_IRQS];
  50. # endif
  51. #endif /* CONFIG_S3C4510B */
  52. #ifdef CONFIG_USE_IRQ
  53. /* enable IRQ/FIQ interrupts */
  54. void enable_interrupts (void)
  55. {
  56. unsigned long temp;
  57. __asm__ __volatile__("mrs %0, cpsr\n"
  58. "bic %0, %0, #0x80\n"
  59. "msr cpsr_c, %0"
  60. : "=r" (temp)
  61. :
  62. : "memory");
  63. }
  64. /*
  65. * disable IRQ/FIQ interrupts
  66. * returns true if interrupts had been enabled before we disabled them
  67. */
  68. int disable_interrupts (void)
  69. {
  70. unsigned long old,temp;
  71. __asm__ __volatile__("mrs %0, cpsr\n"
  72. "orr %1, %0, #0x80\n"
  73. "msr cpsr_c, %1"
  74. : "=r" (old), "=r" (temp)
  75. :
  76. : "memory");
  77. return (old & 0x80) == 0;
  78. }
  79. #else /* CONFIG_USE_IRQ */
  80. void enable_interrupts (void)
  81. {
  82. return;
  83. }
  84. int disable_interrupts (void)
  85. {
  86. return 0;
  87. }
  88. #endif
  89. void bad_mode (void)
  90. {
  91. panic ("Resetting CPU ...\n");
  92. reset_cpu (0);
  93. }
  94. void show_regs (struct pt_regs *regs)
  95. {
  96. unsigned long flags;
  97. const char *processor_modes[] =
  98. { "USER_26", "FIQ_26", "IRQ_26", "SVC_26", "UK4_26", "UK5_26",
  99. "UK6_26", "UK7_26",
  100. "UK8_26", "UK9_26", "UK10_26", "UK11_26", "UK12_26", "UK13_26",
  101. "UK14_26", "UK15_26",
  102. "USER_32", "FIQ_32", "IRQ_32", "SVC_32", "UK4_32", "UK5_32",
  103. "UK6_32", "ABT_32",
  104. "UK8_32", "UK9_32", "UK10_32", "UND_32", "UK12_32", "UK13_32",
  105. "UK14_32", "SYS_32"
  106. };
  107. flags = condition_codes (regs);
  108. printf ("pc : [<%08lx>] lr : [<%08lx>]\n"
  109. "sp : %08lx ip : %08lx fp : %08lx\n",
  110. instruction_pointer (regs),
  111. regs->ARM_lr, regs->ARM_sp, regs->ARM_ip, regs->ARM_fp);
  112. printf ("r10: %08lx r9 : %08lx r8 : %08lx\n",
  113. regs->ARM_r10, regs->ARM_r9, regs->ARM_r8);
  114. printf ("r7 : %08lx r6 : %08lx r5 : %08lx r4 : %08lx\n",
  115. regs->ARM_r7, regs->ARM_r6, regs->ARM_r5, regs->ARM_r4);
  116. printf ("r3 : %08lx r2 : %08lx r1 : %08lx r0 : %08lx\n",
  117. regs->ARM_r3, regs->ARM_r2, regs->ARM_r1, regs->ARM_r0);
  118. printf ("Flags: %c%c%c%c",
  119. flags & CC_N_BIT ? 'N' : 'n',
  120. flags & CC_Z_BIT ? 'Z' : 'z',
  121. flags & CC_C_BIT ? 'C' : 'c', flags & CC_V_BIT ? 'V' : 'v');
  122. printf (" IRQs %s FIQs %s Mode %s%s\n",
  123. interrupts_enabled (regs) ? "on" : "off",
  124. fast_interrupts_enabled (regs) ? "on" : "off",
  125. processor_modes[processor_mode (regs)],
  126. thumb_mode (regs) ? " (T)" : "");
  127. }
  128. void do_undefined_instruction (struct pt_regs *pt_regs)
  129. {
  130. printf ("undefined instruction\n");
  131. show_regs (pt_regs);
  132. bad_mode ();
  133. }
  134. void do_software_interrupt (struct pt_regs *pt_regs)
  135. {
  136. printf ("software interrupt\n");
  137. show_regs (pt_regs);
  138. bad_mode ();
  139. }
  140. void do_prefetch_abort (struct pt_regs *pt_regs)
  141. {
  142. printf ("prefetch abort\n");
  143. show_regs (pt_regs);
  144. bad_mode ();
  145. }
  146. void do_data_abort (struct pt_regs *pt_regs)
  147. {
  148. printf ("data abort\n");
  149. show_regs (pt_regs);
  150. bad_mode ();
  151. }
  152. void do_not_used (struct pt_regs *pt_regs)
  153. {
  154. printf ("not used\n");
  155. show_regs (pt_regs);
  156. bad_mode ();
  157. }
  158. void do_fiq (struct pt_regs *pt_regs)
  159. {
  160. printf ("fast interrupt request\n");
  161. show_regs (pt_regs);
  162. bad_mode ();
  163. }
  164. void do_irq (struct pt_regs *pt_regs)
  165. {
  166. #if defined(CONFIG_IMPA7) || defined(CONFIG_EP7312) || defined(CONFIG_NETARM)
  167. printf ("interrupt request\n");
  168. show_regs (pt_regs);
  169. bad_mode ();
  170. #elif defined(CONFIG_S3C4510B)
  171. unsigned int pending;
  172. while ( (pending = GET_REG( REG_INTOFFSET)) != 0x54) { /* sentinal value for no pending interrutps */
  173. IRQ_HANDLER[pending>>2].m_func( IRQ_HANDLER[pending>>2].m_data);
  174. /* clear pending interrupt */
  175. PUT_REG( REG_INTPEND, (1<<(pending>>2)));
  176. }
  177. #else
  178. #error do_irq() not defined for this CPU type
  179. #endif
  180. }
  181. #ifdef CONFIG_S3C4510B
  182. static void default_isr( void *data) {
  183. printf ("default_isr(): called for IRQ %d\n", (int)data);
  184. }
  185. static void timer_isr( void *data) {
  186. unsigned int *pTime = (unsigned int *)data;
  187. (*pTime)++;
  188. if ( !(*pTime % (CFG_HZ/4))) {
  189. /* toggle LED 0 */
  190. PUT_REG( REG_IOPDATA, GET_REG(REG_IOPDATA) ^ 0x1);
  191. }
  192. }
  193. #endif
  194. static ulong timestamp;
  195. static ulong lastdec;
  196. int interrupt_init (void)
  197. {
  198. #if defined(CONFIG_NETARM)
  199. /* disable all interrupts */
  200. IRQEN = 0;
  201. /* operate timer 2 in non-prescale mode */
  202. TM2CTRL = ( NETARM_GEN_TIMER_SET_HZ(CFG_HZ) |
  203. NETARM_GEN_TCTL_ENABLE |
  204. NETARM_GEN_TCTL_INIT_COUNT(TIMER_LOAD_VAL));
  205. /* set timer 2 counter */
  206. lastdec = TIMER_LOAD_VAL;
  207. #elif defined(CONFIG_IMPA7) || defined(CONFIG_EP7312)
  208. /* disable all interrupts */
  209. IO_INTMR1 = 0;
  210. /* operate timer 1 in prescale mode */
  211. IO_SYSCON1 |= SYSCON1_TC1M;
  212. /* select 2kHz clock source for timer 1 */
  213. IO_SYSCON1 &= ~SYSCON1_TC1S;
  214. /* set timer 1 counter */
  215. lastdec = IO_TC1D = TIMER_LOAD_VAL;
  216. #elif defined(CONFIG_S3C4510B)
  217. int i;
  218. /* install default interrupt handlers */
  219. for ( i = 0; i < N_IRQS; i++) {
  220. IRQ_HANDLER[i].m_data = (void *)i;
  221. IRQ_HANDLER[i].m_func = default_isr;
  222. }
  223. /* configure interrupts for IRQ mode */
  224. PUT_REG( REG_INTMODE, 0x0);
  225. /* clear any pending interrupts */
  226. PUT_REG( REG_INTPEND, 0x1FFFFF);
  227. lastdec = 0;
  228. /* install interrupt handler for timer */
  229. IRQ_HANDLER[INT_TIMER0].m_data = (void *)&timestamp;
  230. IRQ_HANDLER[INT_TIMER0].m_func = timer_isr;
  231. /* configure free running timer 0 */
  232. PUT_REG( REG_TMOD, 0x0);
  233. /* Stop timer 0 */
  234. CLR_REG( REG_TMOD, TM0_RUN);
  235. /* Configure for interval mode */
  236. CLR_REG( REG_TMOD, TM1_TOGGLE);
  237. /*
  238. * Load Timer data register with count down value.
  239. * count_down_val = CFG_SYS_CLK_FREQ/CFG_HZ
  240. */
  241. PUT_REG( REG_TDATA0, (CFG_SYS_CLK_FREQ / CFG_HZ));
  242. /*
  243. * Enable global interrupt
  244. * Enable timer0 interrupt
  245. */
  246. CLR_REG( REG_INTMASK, ((1<<INT_GLOBAL) | (1<<INT_TIMER0)));
  247. /* Start timer */
  248. SET_REG( REG_TMOD, TM0_RUN);
  249. #else
  250. #error No interrupt_init() defined for this CPU type
  251. #endif
  252. timestamp = 0;
  253. return (0);
  254. }
  255. /*
  256. * timer without interrupts
  257. */
  258. #if defined(CONFIG_IMPA7) || defined(CONFIG_EP7312) || defined(CONFIG_NETARM)
  259. void reset_timer (void)
  260. {
  261. reset_timer_masked ();
  262. }
  263. ulong get_timer (ulong base)
  264. {
  265. return get_timer_masked () - base;
  266. }
  267. void set_timer (ulong t)
  268. {
  269. timestamp = t;
  270. }
  271. void udelay (unsigned long usec)
  272. {
  273. ulong tmo;
  274. tmo = usec / 1000;
  275. tmo *= CFG_HZ;
  276. tmo /= 1000;
  277. tmo += get_timer (0);
  278. while (get_timer_masked () < tmo)
  279. /*NOP*/;
  280. }
  281. void reset_timer_masked (void)
  282. {
  283. /* reset time */
  284. lastdec = READ_TIMER;
  285. timestamp = 0;
  286. }
  287. ulong get_timer_masked (void)
  288. {
  289. ulong now = READ_TIMER;
  290. if (lastdec >= now) {
  291. /* normal mode */
  292. timestamp += lastdec - now;
  293. } else {
  294. /* we have an overflow ... */
  295. timestamp += lastdec + TIMER_LOAD_VAL - now;
  296. }
  297. lastdec = now;
  298. return timestamp;
  299. }
  300. void udelay_masked (unsigned long usec)
  301. {
  302. ulong tmo;
  303. tmo = usec / 1000;
  304. tmo *= CFG_HZ;
  305. tmo /= 1000;
  306. reset_timer_masked ();
  307. while (get_timer_masked () < tmo)
  308. /*NOP*/;
  309. }
  310. #elif defined(CONFIG_S3C4510B)
  311. ulong get_timer (ulong base)
  312. {
  313. return timestamp - base;
  314. }
  315. void udelay (unsigned long usec)
  316. {
  317. u32 ticks;
  318. ticks = (usec * CFG_HZ) / 1000000;
  319. ticks += get_timer (0);
  320. while (get_timer (0) < ticks)
  321. /*NOP*/;
  322. }
  323. #else
  324. #error Timer routines not defined for this CPU type
  325. #endif