interrupts.c 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289
  1. /*
  2. * (C) Copyright 2004
  3. * Texas Instruments
  4. * Richard Woodruff <r-woodruff2@ti.com>
  5. *
  6. * (C) Copyright 2002
  7. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  8. * Marius Groeger <mgroeger@sysgo.de>
  9. * Alex Zuepke <azu@sysgo.de>
  10. *
  11. * (C) Copyright 2002
  12. * Gary Jennejohn, DENX Software Engineering, <gj@denx.de>
  13. *
  14. * See file CREDITS for list of people who contributed to this
  15. * project.
  16. *
  17. * This program is free software; you can redistribute it and/or
  18. * modify it under the terms of the GNU General Public License as
  19. * published by the Free Software Foundation; either version 2 of
  20. * the License, or (at your option) any later version.
  21. *
  22. * This program is distributed in the hope that it will be useful,
  23. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  24. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  25. * GNU General Public License for more details.
  26. *
  27. * You should have received a copy of the GNU General Public License
  28. * along with this program; if not, write to the Free Software
  29. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  30. * MA 02111-1307 USA
  31. */
  32. #include <common.h>
  33. #include <asm/arch/bits.h>
  34. #include <asm/arch/omap2420.h>
  35. #include <asm/proc-armv/ptrace.h>
  36. #define TIMER_LOAD_VAL 0
  37. /* macro to read the 32 bit timer */
  38. #define READ_TIMER (*(volatile ulong *)(CFG_TIMERBASE+TCRR))
  39. #ifdef CONFIG_USE_IRQ
  40. /* enable IRQ interrupts */
  41. void enable_interrupts (void)
  42. {
  43. unsigned long temp;
  44. __asm__ __volatile__("mrs %0, cpsr\n"
  45. "bic %0, %0, #0x80\n"
  46. "msr cpsr_c, %0"
  47. : "=r" (temp)
  48. :
  49. : "memory");
  50. }
  51. /*
  52. * disable IRQ/FIQ interrupts
  53. * returns true if interrupts had been enabled before we disabled them
  54. */
  55. int disable_interrupts (void)
  56. {
  57. unsigned long old,temp;
  58. __asm__ __volatile__("mrs %0, cpsr\n"
  59. "orr %1, %0, #0xc0\n"
  60. "msr cpsr_c, %1"
  61. : "=r" (old), "=r" (temp)
  62. :
  63. : "memory");
  64. return(old & 0x80) == 0;
  65. }
  66. #else
  67. void enable_interrupts (void)
  68. {
  69. return;
  70. }
  71. int disable_interrupts (void)
  72. {
  73. return 0;
  74. }
  75. #endif
  76. void bad_mode (void)
  77. {
  78. panic ("Resetting CPU ...\n");
  79. reset_cpu (0);
  80. }
  81. void show_regs (struct pt_regs *regs)
  82. {
  83. unsigned long flags;
  84. const char *processor_modes[] = {
  85. "USER_26", "FIQ_26", "IRQ_26", "SVC_26",
  86. "UK4_26", "UK5_26", "UK6_26", "UK7_26",
  87. "UK8_26", "UK9_26", "UK10_26", "UK11_26",
  88. "UK12_26", "UK13_26", "UK14_26", "UK15_26",
  89. "USER_32", "FIQ_32", "IRQ_32", "SVC_32",
  90. "UK4_32", "UK5_32", "UK6_32", "ABT_32",
  91. "UK8_32", "UK9_32", "UK10_32", "UND_32",
  92. "UK12_32", "UK13_32", "UK14_32", "SYS_32",
  93. };
  94. flags = condition_codes (regs);
  95. printf ("pc : [<%08lx>] lr : [<%08lx>]\n"
  96. "sp : %08lx ip : %08lx fp : %08lx\n",
  97. instruction_pointer (regs),
  98. regs->ARM_lr, regs->ARM_sp, regs->ARM_ip, regs->ARM_fp);
  99. printf ("r10: %08lx r9 : %08lx r8 : %08lx\n",
  100. regs->ARM_r10, regs->ARM_r9, regs->ARM_r8);
  101. printf ("r7 : %08lx r6 : %08lx r5 : %08lx r4 : %08lx\n",
  102. regs->ARM_r7, regs->ARM_r6, regs->ARM_r5, regs->ARM_r4);
  103. printf ("r3 : %08lx r2 : %08lx r1 : %08lx r0 : %08lx\n",
  104. regs->ARM_r3, regs->ARM_r2, regs->ARM_r1, regs->ARM_r0);
  105. printf ("Flags: %c%c%c%c",
  106. flags & CC_N_BIT ? 'N' : 'n',
  107. flags & CC_Z_BIT ? 'Z' : 'z',
  108. flags & CC_C_BIT ? 'C' : 'c', flags & CC_V_BIT ? 'V' : 'v');
  109. printf (" IRQs %s FIQs %s Mode %s%s\n",
  110. interrupts_enabled (regs) ? "on" : "off",
  111. fast_interrupts_enabled (regs) ? "on" : "off",
  112. processor_modes[processor_mode (regs)],
  113. thumb_mode (regs) ? " (T)" : "");
  114. }
  115. void do_undefined_instruction (struct pt_regs *pt_regs)
  116. {
  117. printf ("undefined instruction\n");
  118. show_regs (pt_regs);
  119. bad_mode ();
  120. }
  121. void do_software_interrupt (struct pt_regs *pt_regs)
  122. {
  123. printf ("software interrupt\n");
  124. show_regs (pt_regs);
  125. bad_mode ();
  126. }
  127. void do_prefetch_abort (struct pt_regs *pt_regs)
  128. {
  129. printf ("prefetch abort\n");
  130. show_regs (pt_regs);
  131. bad_mode ();
  132. }
  133. void do_data_abort (struct pt_regs *pt_regs)
  134. {
  135. printf ("data abort\n");
  136. show_regs (pt_regs);
  137. bad_mode ();
  138. }
  139. void do_not_used (struct pt_regs *pt_regs)
  140. {
  141. printf ("not used\n");
  142. show_regs (pt_regs);
  143. bad_mode ();
  144. }
  145. void do_fiq (struct pt_regs *pt_regs)
  146. {
  147. printf ("fast interrupt request\n");
  148. show_regs (pt_regs);
  149. bad_mode ();
  150. }
  151. void do_irq (struct pt_regs *pt_regs)
  152. {
  153. printf ("interrupt request\n");
  154. show_regs (pt_regs);
  155. bad_mode ();
  156. }
  157. static ulong timestamp;
  158. static ulong lastinc;
  159. /* nothing really to do with interrupts, just starts up a counter. */
  160. int interrupt_init (void)
  161. {
  162. int32_t val;
  163. /* Start the counter ticking up */
  164. *((int32_t *) (CFG_TIMERBASE + TLDR)) = TIMER_LOAD_VAL; /* reload value on overflow*/
  165. val = (CFG_PVT << 2) | BIT5 | BIT1 | BIT0; /* mask to enable timer*/
  166. *((int32_t *) (CFG_TIMERBASE + TCLR)) = val; /* start timer */
  167. reset_timer_masked(); /* init the timestamp and lastinc value */
  168. return(0);
  169. }
  170. /*
  171. * timer without interrupts
  172. */
  173. void reset_timer (void)
  174. {
  175. reset_timer_masked ();
  176. }
  177. ulong get_timer (ulong base)
  178. {
  179. return get_timer_masked () - base;
  180. }
  181. void set_timer (ulong t)
  182. {
  183. timestamp = t;
  184. }
  185. /* delay x useconds AND perserve advance timstamp value */
  186. void udelay (unsigned long usec)
  187. {
  188. ulong tmo, tmp;
  189. if (usec >= 1000) { /* if "big" number, spread normalization to seconds */
  190. tmo = usec / 1000; /* start to normalize for usec to ticks per sec */
  191. tmo *= CFG_HZ; /* find number of "ticks" to wait to achieve target */
  192. tmo /= 1000; /* finish normalize. */
  193. } else { /* else small number, don't kill it prior to HZ multiply */
  194. tmo = usec * CFG_HZ;
  195. tmo /= (1000*1000);
  196. }
  197. tmp = get_timer (0); /* get current timestamp */
  198. if ( (tmo + tmp + 1) < tmp )/* if setting this forward will roll time stamp */
  199. reset_timer_masked (); /* reset "advancing" timestamp to 0, set lastinc value */
  200. else
  201. tmo += tmp; /* else, set advancing stamp wake up time */
  202. while (get_timer_masked () < tmo)/* loop till event */
  203. /*NOP*/;
  204. }
  205. void reset_timer_masked (void)
  206. {
  207. /* reset time */
  208. lastinc = READ_TIMER; /* capture current incrementer value time */
  209. timestamp = 0; /* start "advancing" time stamp from 0 */
  210. }
  211. ulong get_timer_masked (void)
  212. {
  213. ulong now = READ_TIMER; /* current tick value */
  214. if (now >= lastinc) /* normal mode (non roll) */
  215. timestamp += (now - lastinc); /* move stamp fordward with absoulte diff ticks */
  216. else /* we have rollover of incrementer */
  217. timestamp += (0xFFFFFFFF - lastinc) + now;
  218. lastinc = now;
  219. return timestamp;
  220. }
  221. /* waits specified delay value and resets timestamp */
  222. void udelay_masked (unsigned long usec)
  223. {
  224. ulong tmo;
  225. if (usec >= 1000) { /* if "big" number, spread normalization to seconds */
  226. tmo = usec / 1000; /* start to normalize for usec to ticks per sec */
  227. tmo *= CFG_HZ; /* find number of "ticks" to wait to achieve target */
  228. tmo /= 1000; /* finish normalize. */
  229. } else { /* else small number, don't kill it prior to HZ multiply */
  230. tmo = usec * CFG_HZ;
  231. tmo /= (1000*1000);
  232. }
  233. reset_timer_masked (); /* set "advancing" timestamp to 0, set lastinc vaule */
  234. while (get_timer_masked () < tmo) /* wait for time stamp to overtake tick number.*/
  235. /* NOP */;
  236. }
  237. /*
  238. * This function is derived from PowerPC code (read timebase as long long).
  239. * On ARM it just returns the timer value.
  240. */
  241. unsigned long long get_ticks(void)
  242. {
  243. return get_timer(0);
  244. }
  245. /*
  246. * This function is derived from PowerPC code (timebase clock frequency).
  247. * On ARM it returns the number of timer ticks per second.
  248. */
  249. ulong get_tbclk (void)
  250. {
  251. ulong tbclk;
  252. tbclk = CFG_HZ;
  253. return tbclk;
  254. }