mpc8572ds.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600
  1. /*
  2. * Copyright 2007-2008 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <command.h>
  24. #include <pci.h>
  25. #include <asm/processor.h>
  26. #include <asm/mmu.h>
  27. #include <asm/cache.h>
  28. #include <asm/immap_85xx.h>
  29. #include <asm/fsl_pci.h>
  30. #include <asm/fsl_ddr_sdram.h>
  31. #include <asm/io.h>
  32. #include <miiphy.h>
  33. #include <libfdt.h>
  34. #include <fdt_support.h>
  35. #include <tsec.h>
  36. #include <netdev.h>
  37. #include "../common/pixis.h"
  38. #include "../common/sgmii_riser.h"
  39. long int fixed_sdram(void);
  40. int checkboard (void)
  41. {
  42. u8 vboot;
  43. u8 *pixis_base = (u8 *)PIXIS_BASE;
  44. puts ("Board: MPC8572DS ");
  45. #ifdef CONFIG_PHYS_64BIT
  46. puts ("(36-bit addrmap) ");
  47. #endif
  48. printf ("Sys ID: 0x%02x, "
  49. "Sys Ver: 0x%02x, FPGA Ver: 0x%02x, ",
  50. in_8(pixis_base + PIXIS_ID), in_8(pixis_base + PIXIS_VER),
  51. in_8(pixis_base + PIXIS_PVER));
  52. vboot = in_8(pixis_base + PIXIS_VBOOT);
  53. switch ((vboot & PIXIS_VBOOT_LBMAP) >> 6) {
  54. case PIXIS_VBOOT_LBMAP_NOR0:
  55. puts ("vBank: 0\n");
  56. break;
  57. case PIXIS_VBOOT_LBMAP_PJET:
  58. puts ("Promjet\n");
  59. break;
  60. case PIXIS_VBOOT_LBMAP_NAND:
  61. puts ("NAND\n");
  62. break;
  63. case PIXIS_VBOOT_LBMAP_NOR1:
  64. puts ("vBank: 1\n");
  65. break;
  66. }
  67. return 0;
  68. }
  69. phys_size_t initdram(int board_type)
  70. {
  71. phys_size_t dram_size = 0;
  72. puts("Initializing....");
  73. #ifdef CONFIG_SPD_EEPROM
  74. dram_size = fsl_ddr_sdram();
  75. #else
  76. dram_size = fixed_sdram();
  77. #endif
  78. dram_size = setup_ddr_tlbs(dram_size / 0x100000);
  79. dram_size *= 0x100000;
  80. puts(" DDR: ");
  81. return dram_size;
  82. }
  83. #if !defined(CONFIG_SPD_EEPROM)
  84. /*
  85. * Fixed sdram init -- doesn't use serial presence detect.
  86. */
  87. phys_size_t fixed_sdram (void)
  88. {
  89. volatile immap_t *immap = (immap_t *)CONFIG_SYS_IMMR;
  90. volatile ccsr_ddr_t *ddr= &immap->im_ddr;
  91. uint d_init;
  92. ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS;
  93. ddr->cs0_config = CONFIG_SYS_DDR_CS0_CONFIG;
  94. ddr->timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
  95. ddr->timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
  96. ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
  97. ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
  98. ddr->sdram_mode = CONFIG_SYS_DDR_MODE_1;
  99. ddr->sdram_mode_2 = CONFIG_SYS_DDR_MODE_2;
  100. ddr->sdram_interval = CONFIG_SYS_DDR_INTERVAL;
  101. ddr->sdram_data_init = CONFIG_SYS_DDR_DATA_INIT;
  102. ddr->sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL;
  103. ddr->sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL2;
  104. #if defined (CONFIG_DDR_ECC)
  105. ddr->err_int_en = CONFIG_SYS_DDR_ERR_INT_EN;
  106. ddr->err_disable = CONFIG_SYS_DDR_ERR_DIS;
  107. ddr->err_sbe = CONFIG_SYS_DDR_SBE;
  108. #endif
  109. asm("sync;isync");
  110. udelay(500);
  111. ddr->sdram_cfg = CONFIG_SYS_DDR_CONTROL;
  112. #if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  113. d_init = 1;
  114. debug("DDR - 1st controller: memory initializing\n");
  115. /*
  116. * Poll until memory is initialized.
  117. * 512 Meg at 400 might hit this 200 times or so.
  118. */
  119. while ((ddr->sdram_cfg_2 & (d_init << 4)) != 0) {
  120. udelay(1000);
  121. }
  122. debug("DDR: memory initialized\n\n");
  123. asm("sync; isync");
  124. udelay(500);
  125. #endif
  126. return 512 * 1024 * 1024;
  127. }
  128. #endif
  129. #ifdef CONFIG_PCIE1
  130. static struct pci_controller pcie1_hose;
  131. #endif
  132. #ifdef CONFIG_PCIE2
  133. static struct pci_controller pcie2_hose;
  134. #endif
  135. #ifdef CONFIG_PCIE3
  136. static struct pci_controller pcie3_hose;
  137. #endif
  138. int first_free_busno=0;
  139. #ifdef CONFIG_PCI
  140. void pci_init_board(void)
  141. {
  142. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  143. uint devdisr = gur->devdisr;
  144. uint io_sel = (gur->pordevsr & MPC85xx_PORDEVSR_IO_SEL) >> 19;
  145. uint host_agent = (gur->porbmsr & MPC85xx_PORBMSR_HA) >> 16;
  146. debug (" pci_init_board: devdisr=%x, io_sel=%x, host_agent=%x\n",
  147. devdisr, io_sel, host_agent);
  148. if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII1_DIS))
  149. printf (" eTSEC1 is in sgmii mode.\n");
  150. if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII2_DIS))
  151. printf (" eTSEC2 is in sgmii mode.\n");
  152. if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII3_DIS))
  153. printf (" eTSEC3 is in sgmii mode.\n");
  154. if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII4_DIS))
  155. printf (" eTSEC4 is in sgmii mode.\n");
  156. #ifdef CONFIG_PCIE3
  157. {
  158. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE3_ADDR;
  159. struct pci_controller *hose = &pcie3_hose;
  160. int pcie_ep = is_fsl_pci_agent(LAW_TRGT_IF_PCIE_3, host_agent);
  161. int pcie_configured = is_fsl_pci_cfg(LAW_TRGT_IF_PCIE_3, io_sel);
  162. struct pci_region *r = hose->regions;
  163. u32 temp32;
  164. if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE3)){
  165. printf ("\n PCIE3 connected to ULI as %s (base address %x)",
  166. pcie_ep ? "End Point" : "Root Complex",
  167. (uint)pci);
  168. if (pci->pme_msg_det) {
  169. pci->pme_msg_det = 0xffffffff;
  170. debug (" with errors. Clearing. Now 0x%08x",pci->pme_msg_det);
  171. }
  172. printf ("\n");
  173. /* outbound memory */
  174. pci_set_region(r++,
  175. CONFIG_SYS_PCIE3_MEM_BUS,
  176. CONFIG_SYS_PCIE3_MEM_PHYS,
  177. CONFIG_SYS_PCIE3_MEM_SIZE,
  178. PCI_REGION_MEM);
  179. /* outbound io */
  180. pci_set_region(r++,
  181. CONFIG_SYS_PCIE3_IO_BUS,
  182. CONFIG_SYS_PCIE3_IO_PHYS,
  183. CONFIG_SYS_PCIE3_IO_SIZE,
  184. PCI_REGION_IO);
  185. hose->region_count = r - hose->regions;
  186. hose->first_busno=first_free_busno;
  187. fsl_pci_init(hose, (u32)&pci->cfg_addr, (u32)&pci->cfg_data);
  188. first_free_busno=hose->last_busno+1;
  189. printf (" PCIE3 on bus %02x - %02x\n",
  190. hose->first_busno,hose->last_busno);
  191. /*
  192. * Activate ULI1575 legacy chip by performing a fake
  193. * memory access. Needed to make ULI RTC work.
  194. * Device 1d has the first on-board memory BAR.
  195. */
  196. pci_hose_read_config_dword(hose, PCI_BDF(2, 0x1d, 0 ),
  197. PCI_BASE_ADDRESS_1, &temp32);
  198. if (temp32 >= CONFIG_SYS_PCIE3_MEM_BUS) {
  199. void *p = pci_mem_to_virt(PCI_BDF(2, 0x1d, 0),
  200. temp32, 4, 0);
  201. debug(" uli1572 read to %p\n", p);
  202. in_be32(p);
  203. }
  204. } else {
  205. printf (" PCIE3: disabled\n");
  206. }
  207. }
  208. #else
  209. gur->devdisr |= MPC85xx_DEVDISR_PCIE3; /* disable */
  210. #endif
  211. #ifdef CONFIG_PCIE2
  212. {
  213. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE2_ADDR;
  214. struct pci_controller *hose = &pcie2_hose;
  215. int pcie_ep = is_fsl_pci_agent(LAW_TRGT_IF_PCIE_2, host_agent);
  216. int pcie_configured = is_fsl_pci_cfg(LAW_TRGT_IF_PCIE_2, io_sel);
  217. struct pci_region *r = hose->regions;
  218. if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE2)){
  219. printf ("\n PCIE2 connected to Slot 1 as %s (base address %x)",
  220. pcie_ep ? "End Point" : "Root Complex",
  221. (uint)pci);
  222. if (pci->pme_msg_det) {
  223. pci->pme_msg_det = 0xffffffff;
  224. debug (" with errors. Clearing. Now 0x%08x",pci->pme_msg_det);
  225. }
  226. printf ("\n");
  227. /* outbound memory */
  228. pci_set_region(r++,
  229. CONFIG_SYS_PCIE2_MEM_BUS,
  230. CONFIG_SYS_PCIE2_MEM_PHYS,
  231. CONFIG_SYS_PCIE2_MEM_SIZE,
  232. PCI_REGION_MEM);
  233. /* outbound io */
  234. pci_set_region(r++,
  235. CONFIG_SYS_PCIE2_IO_BUS,
  236. CONFIG_SYS_PCIE2_IO_PHYS,
  237. CONFIG_SYS_PCIE2_IO_SIZE,
  238. PCI_REGION_IO);
  239. hose->region_count = r - hose->regions;
  240. hose->first_busno=first_free_busno;
  241. fsl_pci_init(hose, (u32)&pci->cfg_addr, (u32)&pci->cfg_data);
  242. first_free_busno=hose->last_busno+1;
  243. printf (" PCIE2 on bus %02x - %02x\n",
  244. hose->first_busno,hose->last_busno);
  245. } else {
  246. printf (" PCIE2: disabled\n");
  247. }
  248. }
  249. #else
  250. gur->devdisr |= MPC85xx_DEVDISR_PCIE2; /* disable */
  251. #endif
  252. #ifdef CONFIG_PCIE1
  253. {
  254. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE1_ADDR;
  255. struct pci_controller *hose = &pcie1_hose;
  256. int pcie_ep = is_fsl_pci_agent(LAW_TRGT_IF_PCIE_1, host_agent);
  257. int pcie_configured = is_fsl_pci_cfg(LAW_TRGT_IF_PCIE_1, io_sel);
  258. struct pci_region *r = hose->regions;
  259. if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE)){
  260. printf ("\n PCIE1 connected to Slot 2 as %s (base address %x)",
  261. pcie_ep ? "End Point" : "Root Complex",
  262. (uint)pci);
  263. if (pci->pme_msg_det) {
  264. pci->pme_msg_det = 0xffffffff;
  265. debug (" with errors. Clearing. Now 0x%08x",pci->pme_msg_det);
  266. }
  267. printf ("\n");
  268. /* outbound memory */
  269. pci_set_region(r++,
  270. CONFIG_SYS_PCIE1_MEM_BUS,
  271. CONFIG_SYS_PCIE1_MEM_PHYS,
  272. CONFIG_SYS_PCIE1_MEM_SIZE,
  273. PCI_REGION_MEM);
  274. /* outbound io */
  275. pci_set_region(r++,
  276. CONFIG_SYS_PCIE1_IO_BUS,
  277. CONFIG_SYS_PCIE1_IO_PHYS,
  278. CONFIG_SYS_PCIE1_IO_SIZE,
  279. PCI_REGION_IO);
  280. hose->region_count = r - hose->regions;
  281. hose->first_busno=first_free_busno;
  282. fsl_pci_init(hose, (u32)&pci->cfg_addr, (u32)&pci->cfg_data);
  283. first_free_busno=hose->last_busno+1;
  284. printf(" PCIE1 on bus %02x - %02x\n",
  285. hose->first_busno,hose->last_busno);
  286. } else {
  287. printf (" PCIE1: disabled\n");
  288. }
  289. }
  290. #else
  291. gur->devdisr |= MPC85xx_DEVDISR_PCIE; /* disable */
  292. #endif
  293. }
  294. #endif
  295. int board_early_init_r(void)
  296. {
  297. const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
  298. const u8 flash_esel = 2;
  299. /*
  300. * Remap Boot flash + PROMJET region to caching-inhibited
  301. * so that flash can be erased properly.
  302. */
  303. /* Flush d-cache and invalidate i-cache of any FLASH data */
  304. flush_dcache();
  305. invalidate_icache();
  306. /* invalidate existing TLB entry for flash + promjet */
  307. disable_tlb(flash_esel);
  308. set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS, /* tlb, epn, rpn */
  309. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, /* perms, wimge */
  310. 0, flash_esel, BOOKE_PAGESZ_256M, 1); /* ts, esel, tsize, iprot */
  311. return 0;
  312. }
  313. #ifdef CONFIG_GET_CLK_FROM_ICS307
  314. /* decode S[0-2] to Output Divider (OD) */
  315. static unsigned char ics307_S_to_OD[] = {
  316. 10, 2, 8, 4, 5, 7, 3, 6
  317. };
  318. /* Calculate frequency being generated by ICS307-02 clock chip based upon
  319. * the control bytes being programmed into it. */
  320. /* XXX: This function should probably go into a common library */
  321. static unsigned long
  322. ics307_clk_freq (unsigned char cw0, unsigned char cw1, unsigned char cw2)
  323. {
  324. const unsigned long InputFrequency = CONFIG_ICS307_REFCLK_HZ;
  325. unsigned long VDW = ((cw1 << 1) & 0x1FE) + ((cw2 >> 7) & 1);
  326. unsigned long RDW = cw2 & 0x7F;
  327. unsigned long OD = ics307_S_to_OD[cw0 & 0x7];
  328. unsigned long freq;
  329. /* CLK1Frequency = InputFrequency * 2 * (VDW + 8) / ((RDW + 2) * OD) */
  330. /* cw0: C1 C0 TTL F1 F0 S2 S1 S0
  331. * cw1: V8 V7 V6 V5 V4 V3 V2 V1
  332. * cw2: V0 R6 R5 R4 R3 R2 R1 R0
  333. *
  334. * R6:R0 = Reference Divider Word (RDW)
  335. * V8:V0 = VCO Divider Word (VDW)
  336. * S2:S0 = Output Divider Select (OD)
  337. * F1:F0 = Function of CLK2 Output
  338. * TTL = duty cycle
  339. * C1:C0 = internal load capacitance for cyrstal
  340. */
  341. /* Adding 1 to get a "nicely" rounded number, but this needs
  342. * more tweaking to get a "properly" rounded number. */
  343. freq = 1 + (InputFrequency * 2 * (VDW + 8) / ((RDW + 2) * OD));
  344. debug("ICS307: CW[0-2]: %02X %02X %02X => %u Hz\n", cw0, cw1, cw2,
  345. freq);
  346. return freq;
  347. }
  348. unsigned long get_board_sys_clk(ulong dummy)
  349. {
  350. u8 *pixis_base = (u8 *)PIXIS_BASE;
  351. return ics307_clk_freq (
  352. in_8(pixis_base + PIXIS_VSYSCLK0),
  353. in_8(pixis_base + PIXIS_VSYSCLK1),
  354. in_8(pixis_base + PIXIS_VSYSCLK2)
  355. );
  356. }
  357. unsigned long get_board_ddr_clk(ulong dummy)
  358. {
  359. u8 *pixis_base = (u8 *)PIXIS_BASE;
  360. return ics307_clk_freq (
  361. in_8(pixis_base + PIXIS_VDDRCLK0),
  362. in_8(pixis_base + PIXIS_VDDRCLK1),
  363. in_8(pixis_base + PIXIS_VDDRCLK2)
  364. );
  365. }
  366. #else
  367. unsigned long get_board_sys_clk(ulong dummy)
  368. {
  369. u8 i;
  370. ulong val = 0;
  371. u8 *pixis_base = (u8 *)PIXIS_BASE;
  372. i = in_8(pixis_base + PIXIS_SPD);
  373. i &= 0x07;
  374. switch (i) {
  375. case 0:
  376. val = 33333333;
  377. break;
  378. case 1:
  379. val = 40000000;
  380. break;
  381. case 2:
  382. val = 50000000;
  383. break;
  384. case 3:
  385. val = 66666666;
  386. break;
  387. case 4:
  388. val = 83333333;
  389. break;
  390. case 5:
  391. val = 100000000;
  392. break;
  393. case 6:
  394. val = 133333333;
  395. break;
  396. case 7:
  397. val = 166666666;
  398. break;
  399. }
  400. return val;
  401. }
  402. unsigned long get_board_ddr_clk(ulong dummy)
  403. {
  404. u8 i;
  405. ulong val = 0;
  406. u8 *pixis_base = (u8 *)PIXIS_BASE;
  407. i = in_8(pixis_base + PIXIS_SPD);
  408. i &= 0x38;
  409. i >>= 3;
  410. switch (i) {
  411. case 0:
  412. val = 33333333;
  413. break;
  414. case 1:
  415. val = 40000000;
  416. break;
  417. case 2:
  418. val = 50000000;
  419. break;
  420. case 3:
  421. val = 66666666;
  422. break;
  423. case 4:
  424. val = 83333333;
  425. break;
  426. case 5:
  427. val = 100000000;
  428. break;
  429. case 6:
  430. val = 133333333;
  431. break;
  432. case 7:
  433. val = 166666666;
  434. break;
  435. }
  436. return val;
  437. }
  438. #endif
  439. #ifdef CONFIG_TSEC_ENET
  440. int board_eth_init(bd_t *bis)
  441. {
  442. struct tsec_info_struct tsec_info[4];
  443. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  444. int num = 0;
  445. #ifdef CONFIG_TSEC1
  446. SET_STD_TSEC_INFO(tsec_info[num], 1);
  447. if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII1_DIS))
  448. tsec_info[num].flags |= TSEC_SGMII;
  449. num++;
  450. #endif
  451. #ifdef CONFIG_TSEC2
  452. SET_STD_TSEC_INFO(tsec_info[num], 2);
  453. if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII2_DIS))
  454. tsec_info[num].flags |= TSEC_SGMII;
  455. num++;
  456. #endif
  457. #ifdef CONFIG_TSEC3
  458. SET_STD_TSEC_INFO(tsec_info[num], 3);
  459. if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII3_DIS))
  460. tsec_info[num].flags |= TSEC_SGMII;
  461. num++;
  462. #endif
  463. #ifdef CONFIG_TSEC4
  464. SET_STD_TSEC_INFO(tsec_info[num], 4);
  465. if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII4_DIS))
  466. tsec_info[num].flags |= TSEC_SGMII;
  467. num++;
  468. #endif
  469. if (!num) {
  470. printf("No TSECs initialized\n");
  471. return 0;
  472. }
  473. #ifdef CONFIG_FSL_SGMII_RISER
  474. fsl_sgmii_riser_init(tsec_info, num);
  475. #endif
  476. tsec_eth_init(bis, tsec_info, num);
  477. return pci_eth_init(bis);
  478. }
  479. #endif
  480. #if defined(CONFIG_OF_BOARD_SETUP)
  481. void ft_board_setup(void *blob, bd_t *bd)
  482. {
  483. phys_addr_t base;
  484. phys_size_t size;
  485. ft_cpu_setup(blob, bd);
  486. base = getenv_bootm_low();
  487. size = getenv_bootm_size();
  488. fdt_fixup_memory(blob, (u64)base, (u64)size);
  489. #ifdef CONFIG_PCIE3
  490. ft_fsl_pci_setup(blob, "pci0", &pcie3_hose);
  491. #endif
  492. #ifdef CONFIG_PCIE2
  493. ft_fsl_pci_setup(blob, "pci1", &pcie2_hose);
  494. #endif
  495. #ifdef CONFIG_PCIE1
  496. ft_fsl_pci_setup(blob, "pci2", &pcie1_hose);
  497. #endif
  498. #ifdef CONFIG_FSL_SGMII_RISER
  499. fsl_sgmii_riser_fdt_fixup(blob);
  500. #endif
  501. }
  502. #endif
  503. #ifdef CONFIG_MP
  504. extern void cpu_mp_lmb_reserve(struct lmb *lmb);
  505. void board_lmb_reserve(struct lmb *lmb)
  506. {
  507. cpu_mp_lmb_reserve(lmb);
  508. }
  509. #endif