video.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435
  1. /*
  2. * video.c - run splash screen on lcd
  3. *
  4. * Copyright (c) 2007-2008 Analog Devices Inc.
  5. *
  6. * Licensed under the GPL-2 or later.
  7. */
  8. #include <stdarg.h>
  9. #include <common.h>
  10. #include <config.h>
  11. #include <malloc.h>
  12. #include <asm/blackfin.h>
  13. #include <asm/mach-common/bits/dma.h>
  14. #include <spi.h>
  15. #include <linux/types.h>
  16. #include <stdio_dev.h>
  17. #include <asm/mach-common/bits/ppi.h>
  18. #include <asm/mach-common/bits/timer.h>
  19. #define LCD_X_RES 320 /* Horizontal Resolution */
  20. #define LCD_Y_RES 240 /* Vertical Resolution */
  21. #define DMA_BUS_SIZE 16
  22. #ifdef CONFIG_MK_BF527_EZKIT_REV_2_1 /* lq035q1 */
  23. #if !defined(CONFIG_LQ035Q1_USE_RGB888_8_BIT_PPI) && \
  24. !defined(CONFIG_LQ035Q1_USE_RGB565_8_BIT_PPI)
  25. # define CONFIG_LQ035Q1_USE_RGB565_8_BIT_PPI
  26. #endif
  27. /* Interface 16/18-bit TFT over an 8-bit wide PPI using a
  28. * small Programmable Logic Device (CPLD)
  29. * http://blackfin.uclinux.org/gf/project/stamp/frs/?action=FrsReleaseBrowse&frs_package_id=165
  30. */
  31. #ifdef CONFIG_LQ035Q1_USE_RGB565_8_BIT_PPI
  32. #include <asm/bfin_logo_rgb565_230x230.h>
  33. #define LCD_BPP 16 /* Bit Per Pixel */
  34. #define CLOCKS_PPIX 2 /* Clocks per pixel */
  35. #define CPLD_DELAY 3 /* RGB565 pipeline delay */
  36. #endif
  37. #ifdef CONFIG_LQ035Q1_USE_RGB888_8_BIT_PPI
  38. #include <asm/bfin_logo_230x230.h>
  39. #define LCD_BPP 24 /* Bit Per Pixel */
  40. #define CLOCKS_PPIX 3 /* Clocks per pixel */
  41. #define CPLD_DELAY 5 /* RGB888 pipeline delay */
  42. #endif
  43. /*
  44. * HS and VS timing parameters (all in number of PPI clk ticks)
  45. */
  46. #define H_ACTPIX (LCD_X_RES * CLOCKS_PPIX) /* active horizontal pixel */
  47. #define H_PERIOD (336 * CLOCKS_PPIX) /* HS period */
  48. #define H_PULSE (2 * CLOCKS_PPIX) /* HS pulse width */
  49. #define H_START (7 * CLOCKS_PPIX + CPLD_DELAY) /* first valid pixel */
  50. #define U_LINE 4 /* Blanking Lines */
  51. #define V_LINES (LCD_Y_RES + U_LINE) /* total vertical lines */
  52. #define V_PULSE (2 * CLOCKS_PPIX) /* VS pulse width (1-5 H_PERIODs) */
  53. #define V_PERIOD (H_PERIOD * V_LINES) /* VS period */
  54. #define ACTIVE_VIDEO_MEM_OFFSET ((U_LINE / 2) * LCD_X_RES * (LCD_BPP / 8))
  55. /*
  56. * LCD Modes
  57. */
  58. #define LQ035_RL (0 << 8) /* Right -> Left Scan */
  59. #define LQ035_LR (1 << 8) /* Left -> Right Scan */
  60. #define LQ035_TB (1 << 9) /* Top -> Botton Scan */
  61. #define LQ035_BT (0 << 9) /* Botton -> Top Scan */
  62. #define LQ035_BGR (1 << 11) /* Use BGR format */
  63. #define LQ035_RGB (0 << 11) /* Use RGB format */
  64. #define LQ035_NORM (1 << 13) /* Reversal */
  65. #define LQ035_REV (0 << 13) /* Reversal */
  66. #define LQ035_INDEX 0x74
  67. #define LQ035_DATA 0x76
  68. #define LQ035_DRIVER_OUTPUT_CTL 0x1
  69. #define LQ035_SHUT_CTL 0x11
  70. #define LQ035_DRIVER_OUTPUT_MASK (LQ035_LR | LQ035_TB | LQ035_BGR | LQ035_REV)
  71. #define LQ035_DRIVER_OUTPUT_DEFAULT (0x2AEF & ~LQ035_DRIVER_OUTPUT_MASK)
  72. #define LQ035_SHUT (1 << 0) /* Shutdown */
  73. #define LQ035_ON (0 << 0) /* Shutdown */
  74. #ifndef CONFIG_LQ035Q1_LCD_MODE
  75. #define CONFIG_LQ035Q1_LCD_MODE (LQ035_NORM | LQ035_RL | LQ035_TB | LQ035_BGR)
  76. #endif
  77. #else /* t350mcqb */
  78. #include <asm/bfin_logo_230x230.h>
  79. #define LCD_BPP 24 /* Bit Per Pixel */
  80. #define CLOCKS_PPIX 3 /* Clocks per pixel */
  81. /* HS and VS timing parameters (all in number of PPI clk ticks) */
  82. #define H_ACTPIX (LCD_X_RES * CLOCKS_PPIX) /* active horizontal pixel */
  83. #define H_PERIOD (408 * CLOCKS_PPIX) /* HS period */
  84. #define H_PULSE 90 /* HS pulse width */
  85. #define H_START 204 /* first valid pixel */
  86. #define U_LINE 1 /* Blanking Lines */
  87. #define V_LINES (LCD_Y_RES + U_LINE) /* total vertical lines */
  88. #define V_PULSE (3 * H_PERIOD) /* VS pulse width (1-5 H_PERIODs) */
  89. #define V_PERIOD (H_PERIOD * V_LINES) /* VS period */
  90. #define ACTIVE_VIDEO_MEM_OFFSET (U_LINE * H_ACTPIX)
  91. #endif
  92. #define LCD_PIXEL_SIZE (LCD_BPP / 8)
  93. #define DMA_SIZE16 2
  94. #define PPI_TX_MODE 0x2
  95. #define PPI_XFER_TYPE_11 0xC
  96. #define PPI_PORT_CFG_01 0x10
  97. #define PPI_PACK_EN 0x80
  98. #define PPI_POLS_1 0x8000
  99. #ifdef CONFIG_MK_BF527_EZKIT_REV_2_1
  100. static struct spi_slave *slave;
  101. static int lq035q1_control(unsigned char reg, unsigned short value)
  102. {
  103. int ret;
  104. u8 regs[3] = {LQ035_INDEX, 0, 0};
  105. u8 data[3] = {LQ035_DATA, 0, 0};
  106. u8 dummy[3];
  107. regs[2] = reg;
  108. data[1] = value >> 8;
  109. data[2] = value & 0xFF;
  110. if (!slave) {
  111. /* FIXME: Verify the max SCK rate */
  112. slave = spi_setup_slave(CONFIG_LQ035Q1_SPI_BUS,
  113. CONFIG_LQ035Q1_SPI_CS, 20000000,
  114. SPI_MODE_3);
  115. if (!slave)
  116. return -1;
  117. }
  118. if (spi_claim_bus(slave))
  119. return -1;
  120. ret = spi_xfer(slave, 24, regs, dummy, SPI_XFER_BEGIN | SPI_XFER_END);
  121. ret |= spi_xfer(slave, 24, data, dummy, SPI_XFER_BEGIN | SPI_XFER_END);
  122. spi_release_bus(slave);
  123. return ret;
  124. }
  125. #endif
  126. /* enable and disable PPI functions */
  127. void EnablePPI(void)
  128. {
  129. *pPPI_CONTROL |= PORT_EN;
  130. }
  131. void DisablePPI(void)
  132. {
  133. *pPPI_CONTROL &= ~PORT_EN;
  134. }
  135. void Init_Ports(void)
  136. {
  137. *pPORTF_MUX &= ~PORT_x_MUX_0_MASK;
  138. *pPORTF_MUX |= PORT_x_MUX_0_FUNC_1;
  139. *pPORTF_FER |= PF0 | PF1 | PF2 | PF3 | PF4 | PF5 | PF6 | PF7;
  140. *pPORTG_MUX &= ~PORT_x_MUX_1_MASK;
  141. *pPORTG_MUX |= PORT_x_MUX_1_FUNC_1;
  142. *pPORTG_FER |= PG5;
  143. }
  144. void Init_PPI(void)
  145. {
  146. *pPPI_DELAY = H_START;
  147. *pPPI_COUNT = (H_ACTPIX-1);
  148. *pPPI_FRAME = V_LINES;
  149. /* PPI control, to be replaced with definitions */
  150. *pPPI_CONTROL = PPI_TX_MODE | /* output mode , PORT_DIR */
  151. PPI_XFER_TYPE_11 | /* sync mode XFR_TYPE */
  152. PPI_PORT_CFG_01 | /* two frame sync PORT_CFG */
  153. PPI_PACK_EN | /* packing enabled PACK_EN */
  154. PPI_POLS_1; /* faling edge syncs POLS */
  155. }
  156. void Init_DMA(void *dst)
  157. {
  158. *pDMA0_START_ADDR = dst;
  159. /* X count */
  160. *pDMA0_X_COUNT = H_ACTPIX / 2;
  161. *pDMA0_X_MODIFY = DMA_BUS_SIZE / 8;
  162. /* Y count */
  163. *pDMA0_Y_COUNT = V_LINES;
  164. *pDMA0_Y_MODIFY = DMA_BUS_SIZE / 8;
  165. /* DMA Config */
  166. *pDMA0_CONFIG =
  167. WDSIZE_16 | /* 16 bit DMA */
  168. DMA2D | /* 2D DMA */
  169. FLOW_AUTO; /* autobuffer mode */
  170. }
  171. void EnableDMA(void)
  172. {
  173. *pDMA0_CONFIG |= DMAEN;
  174. }
  175. void DisableDMA(void)
  176. {
  177. *pDMA0_CONFIG &= ~DMAEN;
  178. }
  179. /* Init TIMER0 as Frame Sync 1 generator */
  180. void InitTIMER0(void)
  181. {
  182. *pTIMER_DISABLE |= TIMDIS0; /* disable Timer */
  183. SSYNC();
  184. *pTIMER_STATUS |= TIMIL0 | TOVF_ERR0 | TRUN0; /* clear status */
  185. SSYNC();
  186. *pTIMER0_PERIOD = H_PERIOD;
  187. SSYNC();
  188. *pTIMER0_WIDTH = H_PULSE;
  189. SSYNC();
  190. *pTIMER0_CONFIG = PWM_OUT |
  191. PERIOD_CNT |
  192. TIN_SEL |
  193. CLK_SEL |
  194. EMU_RUN;
  195. SSYNC();
  196. }
  197. void EnableTIMER0(void)
  198. {
  199. *pTIMER_ENABLE |= TIMEN0;
  200. SSYNC();
  201. }
  202. void DisableTIMER0(void)
  203. {
  204. *pTIMER_DISABLE |= TIMDIS0;
  205. SSYNC();
  206. }
  207. void InitTIMER1(void)
  208. {
  209. *pTIMER_DISABLE |= TIMDIS1; /* disable Timer */
  210. SSYNC();
  211. *pTIMER_STATUS |= TIMIL1 | TOVF_ERR1 | TRUN1; /* clear status */
  212. SSYNC();
  213. *pTIMER1_PERIOD = V_PERIOD;
  214. SSYNC();
  215. *pTIMER1_WIDTH = V_PULSE;
  216. SSYNC();
  217. *pTIMER1_CONFIG = PWM_OUT |
  218. PERIOD_CNT |
  219. TIN_SEL |
  220. CLK_SEL |
  221. EMU_RUN;
  222. SSYNC();
  223. }
  224. void EnableTIMER1(void)
  225. {
  226. *pTIMER_ENABLE |= TIMEN1;
  227. SSYNC();
  228. }
  229. void DisableTIMER1(void)
  230. {
  231. *pTIMER_DISABLE |= TIMDIS1;
  232. SSYNC();
  233. }
  234. void EnableTIMER12(void)
  235. {
  236. *pTIMER_ENABLE |= TIMEN1 | TIMEN0;
  237. SSYNC();
  238. }
  239. int video_init(void *dst)
  240. {
  241. #ifdef CONFIG_MK_BF527_EZKIT_REV_2_1
  242. lq035q1_control(LQ035_SHUT_CTL, LQ035_ON);
  243. lq035q1_control(LQ035_DRIVER_OUTPUT_CTL, (CONFIG_LQ035Q1_LCD_MODE &
  244. LQ035_DRIVER_OUTPUT_MASK) | LQ035_DRIVER_OUTPUT_DEFAULT);
  245. #endif
  246. Init_Ports();
  247. Init_DMA(dst);
  248. EnableDMA();
  249. InitTIMER0();
  250. InitTIMER1();
  251. Init_PPI();
  252. EnablePPI();
  253. #ifdef CONFIG_MK_BF527_EZKIT_REV_2_1
  254. EnableTIMER12();
  255. #else
  256. /* Frame sync 2 (VS) needs to start at least one PPI clk earlier */
  257. EnableTIMER1();
  258. /* Add Some Delay ... */
  259. SSYNC();
  260. SSYNC();
  261. SSYNC();
  262. SSYNC();
  263. /* now start frame sync 1 */
  264. EnableTIMER0();
  265. #endif
  266. return 0;
  267. }
  268. static void dma_bitblit(void *dst, fastimage_t *logo, int x, int y)
  269. {
  270. if (dcache_status())
  271. blackfin_dcache_flush_range(logo->data, logo->data + logo->size);
  272. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  273. /* Setup destination start address */
  274. bfin_write_MDMA_D0_START_ADDR(dst + ((x & -2) * LCD_PIXEL_SIZE)
  275. + (y * LCD_X_RES * LCD_PIXEL_SIZE));
  276. /* Setup destination xcount */
  277. bfin_write_MDMA_D0_X_COUNT(logo->width * LCD_PIXEL_SIZE / DMA_SIZE16);
  278. /* Setup destination xmodify */
  279. bfin_write_MDMA_D0_X_MODIFY(DMA_SIZE16);
  280. /* Setup destination ycount */
  281. bfin_write_MDMA_D0_Y_COUNT(logo->height);
  282. /* Setup destination ymodify */
  283. bfin_write_MDMA_D0_Y_MODIFY((LCD_X_RES - logo->width) * LCD_PIXEL_SIZE + DMA_SIZE16);
  284. /* Setup Source start address */
  285. bfin_write_MDMA_S0_START_ADDR(logo->data);
  286. /* Setup Source xcount */
  287. bfin_write_MDMA_S0_X_COUNT(logo->width * LCD_PIXEL_SIZE / DMA_SIZE16);
  288. /* Setup Source xmodify */
  289. bfin_write_MDMA_S0_X_MODIFY(DMA_SIZE16);
  290. /* Setup Source ycount */
  291. bfin_write_MDMA_S0_Y_COUNT(logo->height);
  292. /* Setup Source ymodify */
  293. bfin_write_MDMA_S0_Y_MODIFY(DMA_SIZE16);
  294. /* Enable source DMA */
  295. bfin_write_MDMA_S0_CONFIG(DMAEN | WDSIZE_16 | DMA2D);
  296. SSYNC();
  297. bfin_write_MDMA_D0_CONFIG(WNR | DMAEN | WDSIZE_16 | DMA2D);
  298. while (bfin_read_MDMA_D0_IRQ_STATUS() & DMA_RUN);
  299. bfin_write_MDMA_S0_IRQ_STATUS(bfin_read_MDMA_S0_IRQ_STATUS() | DMA_DONE | DMA_ERR);
  300. bfin_write_MDMA_D0_IRQ_STATUS(bfin_read_MDMA_D0_IRQ_STATUS() | DMA_DONE | DMA_ERR);
  301. }
  302. void video_putc(const char c)
  303. {
  304. }
  305. void video_puts(const char *s)
  306. {
  307. }
  308. int drv_video_init(void)
  309. {
  310. int error, devices = 1;
  311. struct stdio_dev videodev;
  312. u8 *dst;
  313. u32 fbmem_size = LCD_X_RES * LCD_Y_RES * LCD_PIXEL_SIZE + ACTIVE_VIDEO_MEM_OFFSET;
  314. dst = malloc(fbmem_size);
  315. if (dst == NULL) {
  316. printf("Failed to alloc FB memory\n");
  317. return -1;
  318. }
  319. #ifdef EASYLOGO_ENABLE_GZIP
  320. unsigned char *data = EASYLOGO_DECOMP_BUFFER;
  321. unsigned long src_len = EASYLOGO_ENABLE_GZIP;
  322. if (gunzip(data, bfin_logo.size, bfin_logo.data, &src_len)) {
  323. puts("Failed to decompress logo\n");
  324. free(dst);
  325. return -1;
  326. }
  327. bfin_logo.data = data;
  328. #endif
  329. memset(dst + ACTIVE_VIDEO_MEM_OFFSET, bfin_logo.data[0], fbmem_size - ACTIVE_VIDEO_MEM_OFFSET);
  330. dma_bitblit(dst + ACTIVE_VIDEO_MEM_OFFSET, &bfin_logo,
  331. (LCD_X_RES - bfin_logo.width) / 2,
  332. (LCD_Y_RES - bfin_logo.height) / 2);
  333. video_init(dst); /* Video initialization */
  334. memset(&videodev, 0, sizeof(videodev));
  335. strcpy(videodev.name, "video");
  336. videodev.ext = DEV_EXT_VIDEO; /* Video extensions */
  337. videodev.flags = DEV_FLAGS_SYSTEM; /* No Output */
  338. videodev.putc = video_putc; /* 'putc' function */
  339. videodev.puts = video_puts; /* 'puts' function */
  340. error = stdio_register(&videodev);
  341. return (error == 0) ? devices : error;
  342. }