tigon3.h 120 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430
  1. /******************************************************************************/
  2. /* */
  3. /* Broadcom BCM5700 Linux Network Driver, Copyright (c) 2000 Broadcom */
  4. /* Corporation. */
  5. /* All rights reserved. */
  6. /* */
  7. /* This program is free software; you can redistribute it and/or modify */
  8. /* it under the terms of the GNU General Public License as published by */
  9. /* the Free Software Foundation, located in the file LICENSE. */
  10. /* */
  11. /* History: */
  12. /* */
  13. /******************************************************************************/
  14. #ifndef TIGON3_H
  15. #define TIGON3_H
  16. #include "bcm570x_lm.h"
  17. #if INCLUDE_TBI_SUPPORT
  18. #include "bcm570x_autoneg.h"
  19. #endif
  20. /* io defines */
  21. #if !defined(BIG_ENDIAN_HOST)
  22. #define readl(addr) \
  23. (LONGSWAP((*(volatile unsigned int *)(addr))))
  24. #define writel(b,addr) \
  25. ((*(volatile unsigned int *)(addr)) = (LONGSWAP(b)))
  26. #else
  27. #if 0 /* !defined(PPC603) */
  28. #define readl(addr) (*(volatile unsigned int*)(0xa0000000 + (unsigned long)(addr)))
  29. #define writel(b,addr) ((*(volatile unsigned int *) ((unsigned long)(addr) + 0xa0000000)) = (b))
  30. #else
  31. #if 1
  32. #define readl(addr) (*(volatile unsigned int*)(addr))
  33. #define writel(b,addr) ((*(volatile unsigned int *) (addr)) = (b))
  34. #else
  35. extern int sprintf(char* buf, const char* f, ...);
  36. static __inline unsigned int readl(void* addr){
  37. char buf[128];
  38. unsigned int tmp = (*(volatile unsigned int*)(addr));
  39. sprintf(buf,"%s:%s: read 0x%x from 0x%x\n",__FILE__,__LINE__,tmp,addr,0,0);
  40. sysSerialPrintString(buf);
  41. return tmp;
  42. }
  43. static __inline void writel(unsigned int b, unsigned int addr){
  44. char buf[128];
  45. ((*(volatile unsigned int *) (addr)) = (b));
  46. sprintf(buf,"%s:%s: write 0x%x to 0x%x\n",__FILE__,__LINE__,b,addr,0,0);
  47. sysSerialPrintString(buf);
  48. }
  49. #endif
  50. #endif /* PPC603 */
  51. #endif
  52. /******************************************************************************/
  53. /* Constants. */
  54. /******************************************************************************/
  55. /* Maxim number of packet descriptors used for sending packets. */
  56. #define MAX_TX_PACKET_DESC_COUNT 600
  57. #define DEFAULT_TX_PACKET_DESC_COUNT 2
  58. /* Maximum number of packet descriptors used for receiving packets. */
  59. #if T3_JUMBO_RCB_ENTRY_COUNT
  60. #define MAX_RX_PACKET_DESC_COUNT \
  61. (T3_STD_RCV_RCB_ENTRY_COUNT + T3_JUMBO_RCV_RCB_ENTRY_COUNT)
  62. #else
  63. #define MAX_RX_PACKET_DESC_COUNT 800
  64. #endif
  65. #define DEFAULT_RX_PACKET_DESC_COUNT 2
  66. /* Threshhold for double copying small tx packets. 0 will disable double */
  67. /* copying of small Tx packets. */
  68. #define DEFAULT_TX_COPY_BUFFER_SIZE 0
  69. #define MIN_TX_COPY_BUFFER_SIZE 64
  70. #define MAX_TX_COPY_BUFFER_SIZE 512
  71. /* Cache line. */
  72. #define COMMON_CACHE_LINE_SIZE 0x20
  73. #define COMMON_CACHE_LINE_MASK (COMMON_CACHE_LINE_SIZE-1)
  74. /* Maximum number of fragment we can handle. */
  75. #ifndef MAX_FRAGMENT_COUNT
  76. #define MAX_FRAGMENT_COUNT 32
  77. #endif
  78. /* B0 bug. */
  79. #define BCM5700_BX_MIN_FRAG_SIZE 10
  80. #define BCM5700_BX_MIN_FRAG_BUF_SIZE 16 /* nice aligned size. */
  81. #define BCM5700_BX_MIN_FRAG_BUF_SIZE_MASK (BCM5700_BX_MIN_FRAG_BUF_SIZE-1)
  82. #define BCM5700_BX_TX_COPY_BUF_SIZE (BCM5700_BX_MIN_FRAG_BUF_SIZE * \
  83. MAX_FRAGMENT_COUNT)
  84. /* MAGIC number. */
  85. /* #define T3_MAGIC_NUM 'KevT' */
  86. #define T3_FIRMWARE_MAILBOX 0x0b50
  87. #define T3_MAGIC_NUM 0x4B657654
  88. #define T3_MAGIC_NUM_DISABLE_DMAW_ON_LINK_CHANGE 0x4861764b
  89. #define T3_NIC_DATA_SIG_ADDR 0x0b54
  90. #define T3_NIC_DATA_SIG 0x4b657654
  91. #define T3_NIC_DATA_NIC_CFG_ADDR 0x0b58
  92. #define T3_NIC_CFG_LED_MODE_UNKNOWN BIT_NONE
  93. #define T3_NIC_CFG_LED_MODE_TRIPLE_SPEED BIT_2
  94. #define T3_NIC_CFG_LED_MODE_LINK_SPEED BIT_3
  95. #define T3_NIC_CFG_LED_MODE_OPEN_DRAIN BIT_2
  96. #define T3_NIC_CFG_LED_MODE_OUTPUT BIT_3
  97. #define T3_NIC_CFG_LED_MODE_MASK (BIT_2 | BIT_3)
  98. #define T3_NIC_CFG_PHY_TYPE_UNKNOWN BIT_NONE
  99. #define T3_NIC_CFG_PHY_TYPE_COPPER BIT_4
  100. #define T3_NIC_CFG_PHY_TYPE_FIBER BIT_5
  101. #define T3_NIC_CFG_PHY_TYPE_MASK (BIT_4 | BIT_5)
  102. #define T3_NIC_CFG_ENABLE_WOL BIT_6
  103. #define T3_NIC_CFG_ENABLE_ASF BIT_7
  104. #define T3_NIC_EEPROM_WP BIT_8
  105. #define T3_NIC_DATA_PHY_ID_ADDR 0x0b74
  106. #define T3_NIC_PHY_ID1_MASK 0xffff0000
  107. #define T3_NIC_PHY_ID2_MASK 0x0000ffff
  108. #define T3_CMD_MAILBOX 0x0b78
  109. #define T3_CMD_NICDRV_ALIVE 0x01
  110. #define T3_CMD_NICDRV_PAUSE_FW 0x02
  111. #define T3_CMD_NICDRV_IPV4ADDR_CHANGE 0x03
  112. #define T3_CMD_NICDRV_IPV6ADDR_CHANGE 0x04
  113. #define T3_CMD_5703A0_FIX_DMAFW_DMAR 0x05
  114. #define T3_CMD_5703A0_FIX_DMAFW_DMAW 0x06
  115. #define T3_CMD_LENGTH_MAILBOX 0x0b7c
  116. #define T3_CMD_DATA_MAILBOX 0x0b80
  117. #define T3_ASF_FW_STATUS_MAILBOX 0x0c00
  118. #define T3_DRV_STATE_MAILBOX 0x0c04
  119. #define T3_DRV_STATE_START 0x01
  120. #define T3_DRV_STATE_UNLOAD 0x02
  121. #define T3_DRV_STATE_WOL 0x03
  122. #define T3_DRV_STATE_SUSPEND 0x04
  123. #define T3_FW_RESET_TYPE_MAILBOX 0x0c08
  124. #define T3_MAC_ADDR_HIGH_MAILBOX 0x0c14
  125. #define T3_MAC_ADDR_LOW_MAILBOX 0x0c18
  126. /******************************************************************************/
  127. /* Hardware constants. */
  128. /******************************************************************************/
  129. /* Number of entries in the send ring: must be 512. */
  130. #define T3_SEND_RCB_ENTRY_COUNT 512
  131. #define T3_SEND_RCB_ENTRY_COUNT_MASK (T3_SEND_RCB_ENTRY_COUNT-1)
  132. /* Number of send RCBs. May be 1-16 but for now, only support one. */
  133. #define T3_MAX_SEND_RCB_COUNT 16
  134. /* Number of entries in the Standard Receive RCB. Must be 512 entries. */
  135. #define T3_STD_RCV_RCB_ENTRY_COUNT 512
  136. #define T3_STD_RCV_RCB_ENTRY_COUNT_MASK (T3_STD_RCV_RCB_ENTRY_COUNT-1)
  137. #define DEFAULT_STD_RCV_DESC_COUNT 200 /* Must be < 512. */
  138. #define MAX_STD_RCV_BUFFER_SIZE 0x600
  139. /* Number of entries in the Mini Receive RCB. This value can either be */
  140. /* 0, 1024. Currently Mini Receive RCB is disabled. */
  141. #ifndef T3_MINI_RCV_RCB_ENTRY_COUNT
  142. #define T3_MINI_RCV_RCB_ENTRY_COUNT 0
  143. #endif /* T3_MINI_RCV_RCB_ENTRY_COUNT */
  144. #define T3_MINI_RCV_RCB_ENTRY_COUNT_MASK (T3_MINI_RCV_RCB_ENTRY_COUNT-1)
  145. #define MAX_MINI_RCV_BUFFER_SIZE 512
  146. #define DEFAULT_MINI_RCV_BUFFER_SIZE 64
  147. #define DEFAULT_MINI_RCV_DESC_COUNT 100 /* Must be < 1024. */
  148. /* Number of entries in the Jumbo Receive RCB. This value must 256 or 0. */
  149. /* Currently, Jumbo Receive RCB is disabled. */
  150. #ifndef T3_JUMBO_RCV_RCB_ENTRY_COUNT
  151. #define T3_JUMBO_RCV_RCB_ENTRY_COUNT 0
  152. #endif /* T3_JUMBO_RCV_RCB_ENTRY_COUNT */
  153. #define T3_JUMBO_RCV_RCB_ENTRY_COUNT_MASK (T3_JUMBO_RCV_RCB_ENTRY_COUNT-1)
  154. #define MAX_JUMBO_RCV_BUFFER_SIZE (10 * 1024) /* > 1514 */
  155. #define DEFAULT_JUMBO_RCV_BUFFER_SIZE (4 * 1024) /* > 1514 */
  156. #define DEFAULT_JUMBO_RCV_DESC_COUNT 128 /* Must be < 256. */
  157. #define MAX_JUMBO_TX_BUFFER_SIZE (8 * 1024) /* > 1514 */
  158. #define DEFAULT_JUMBO_TX_BUFFER_SIZE (4 * 1024) /* > 1514 */
  159. /* Number of receive return RCBs. Maybe 1-16 but for now, only support one. */
  160. #define T3_MAX_RCV_RETURN_RCB_COUNT 16
  161. /* Number of entries in a Receive Return ring. This value is either 1024 */
  162. /* or 2048. */
  163. #ifndef T3_RCV_RETURN_RCB_ENTRY_COUNT
  164. #define T3_RCV_RETURN_RCB_ENTRY_COUNT 1024
  165. #endif /* T3_RCV_RETURN_RCB_ENTRY_COUNT */
  166. #define T3_RCV_RETURN_RCB_ENTRY_COUNT_MASK (T3_RCV_RETURN_RCB_ENTRY_COUNT-1)
  167. /* Default coalescing parameters. */
  168. #define DEFAULT_RX_COALESCING_TICKS 100
  169. #define MAX_RX_COALESCING_TICKS 500
  170. #define DEFAULT_TX_COALESCING_TICKS 400
  171. #define MAX_TX_COALESCING_TICKS 500
  172. #define DEFAULT_RX_MAX_COALESCED_FRAMES 10
  173. #define MAX_RX_MAX_COALESCED_FRAMES 100
  174. #define ADAPTIVE_LO_RX_MAX_COALESCED_FRAMES 5
  175. #define ADAPTIVE_HI_RX_MAX_COALESCED_FRAMES 42
  176. #define ADAPTIVE_LO_RX_COALESCING_TICKS 50
  177. #define ADAPTIVE_HI_RX_COALESCING_TICKS 300
  178. #define ADAPTIVE_LO_PKT_THRESH 30000
  179. #define ADAPTIVE_HI_PKT_THRESH 74000
  180. #define DEFAULT_TX_MAX_COALESCED_FRAMES 40
  181. #define ADAPTIVE_LO_TX_MAX_COALESCED_FRAMES 25
  182. #define ADAPTIVE_HI_TX_MAX_COALESCED_FRAMES 75
  183. #define MAX_TX_MAX_COALESCED_FRAMES 100
  184. #define DEFAULT_RX_COALESCING_TICKS_DURING_INT 25
  185. #define DEFAULT_TX_COALESCING_TICKS_DURING_INT 25
  186. #define DEFAULT_RX_MAX_COALESCED_FRAMES_DURING_INT 5
  187. #define DEFAULT_TX_MAX_COALESCED_FRAMES_DURING_INT 5
  188. #define BAD_DEFAULT_VALUE 0xffffffff
  189. #define DEFAULT_STATS_COALESCING_TICKS 1000000
  190. #define MAX_STATS_COALESCING_TICKS 3600000000U
  191. /* Receive BD Replenish thresholds. */
  192. #define DEFAULT_RCV_STD_BD_REPLENISH_THRESHOLD 4
  193. #define DEFAULT_RCV_JUMBO_BD_REPLENISH_THRESHOLD 4
  194. #define SPLIT_MODE_DISABLE 0
  195. #define SPLIT_MODE_ENABLE 1
  196. #define SPLIT_MODE_5704_MAX_REQ 3
  197. /* Maximum physical fragment size. */
  198. #define MAX_FRAGMENT_SIZE (64 * 1024)
  199. /* Standard view. */
  200. #define T3_STD_VIEW_SIZE (64 * 1024)
  201. #define T3_FLAT_VIEW_SIZE (32 * 1024 * 1024)
  202. /* Buffer descriptor base address on the NIC's memory. */
  203. #define T3_NIC_SND_BUFFER_DESC_ADDR 0x4000
  204. #define T3_NIC_STD_RCV_BUFFER_DESC_ADDR 0x6000
  205. #define T3_NIC_JUMBO_RCV_BUFFER_DESC_ADDR 0x7000
  206. #define T3_NIC_STD_RCV_BUFFER_DESC_ADDR_EXT_MEM 0xc000
  207. #define T3_NIC_JUMBO_RCV_BUFFER_DESC_ADDR_EXT_MEM 0xd000
  208. #define T3_NIC_MINI_RCV_BUFFER_DESC_ADDR_EXT_MEM 0xe000
  209. #define T3_NIC_SND_BUFFER_DESC_SIZE (T3_SEND_RCB_ENTRY_COUNT * \
  210. sizeof(T3_SND_BD) / 4)
  211. #define T3_NIC_STD_RCV_BUFFER_DESC_SIZE (T3_STD_RCV_RCB_ENTRY_COUNT * \
  212. sizeof(T3_RCV_BD) / 4)
  213. #define T3_NIC_JUMBO_RCV_BUFFER_DESC_SIZE (T3_JUMBO_RCV_RCB_ENTRY_COUNT * \
  214. sizeof(T3_EXT_RCV_BD) / 4)
  215. /* MBUF pool. */
  216. #define T3_NIC_MBUF_POOL_ADDR 0x8000
  217. /* #define T3_NIC_MBUF_POOL_SIZE 0x18000 */
  218. #define T3_NIC_MBUF_POOL_SIZE96 0x18000
  219. #define T3_NIC_MBUF_POOL_SIZE64 0x10000
  220. #define T3_NIC_MBUF_POOL_ADDR_EXT_MEM 0x20000
  221. /* DMA descriptor pool */
  222. #define T3_NIC_DMA_DESC_POOL_ADDR 0x2000
  223. #define T3_NIC_DMA_DESC_POOL_SIZE 0x2000 /* 8KB. */
  224. #define T3_DEF_DMA_MBUF_LOW_WMARK 0x40
  225. #define T3_DEF_RX_MAC_MBUF_LOW_WMARK 0x20
  226. #define T3_DEF_MBUF_HIGH_WMARK 0x60
  227. #define T3_DEF_DMA_MBUF_LOW_WMARK_JUMBO 304
  228. #define T3_DEF_RX_MAC_MBUF_LOW_WMARK_JUMBO 152
  229. #define T3_DEF_MBUF_HIGH_WMARK_JUMBO 380
  230. #define T3_DEF_DMA_DESC_LOW_WMARK 5
  231. #define T3_DEF_DMA_DESC_HIGH_WMARK 10
  232. /* Maximum size of giant TCP packet can be sent */
  233. #define T3_TCP_SEG_MAX_OFFLOAD_SIZE 64*1000
  234. #define T3_TCP_SEG_MIN_NUM_SEG 20
  235. #define T3_RX_CPU_ID 0x1
  236. #define T3_TX_CPU_ID 0x2
  237. #define T3_RX_CPU_SPAD_ADDR 0x30000
  238. #define T3_RX_CPU_SPAD_SIZE 0x4000
  239. #define T3_TX_CPU_SPAD_ADDR 0x34000
  240. #define T3_TX_CPU_SPAD_SIZE 0x4000
  241. typedef struct T3_DIR_ENTRY
  242. {
  243. PLM_UINT8 Buffer;
  244. LM_UINT32 Offset;
  245. LM_UINT32 Length;
  246. } T3_DIR_ENTRY,*PT3_DIR_ENTRY;
  247. typedef struct T3_FWIMG_INFO
  248. {
  249. LM_UINT32 StartAddress;
  250. T3_DIR_ENTRY Text;
  251. T3_DIR_ENTRY ROnlyData;
  252. T3_DIR_ENTRY Data;
  253. T3_DIR_ENTRY Sbss;
  254. T3_DIR_ENTRY Bss;
  255. } T3_FWIMG_INFO, *PT3_FWIMG_INFO;
  256. /******************************************************************************/
  257. /* Tigon3 PCI Registers. */
  258. /******************************************************************************/
  259. #define T3_PCI_ID_BCM5700 0x164414e4
  260. #define T3_PCI_ID_BCM5701 0x164514e4
  261. #define T3_PCI_ID_BCM5702 0x164614e4
  262. #define T3_PCI_ID_BCM5702x 0x16A614e4
  263. #define T3_PCI_ID_BCM5703 0x164714e4
  264. #define T3_PCI_ID_BCM5703x 0x16A714e4
  265. #define T3_PCI_ID_BCM5702FE 0x164D14e4
  266. #define T3_PCI_ID_BCM5704 0x164814e4
  267. #define T3_PCI_VENDOR_ID (T3_PCI_ID & 0xffff)
  268. #define T3_PCI_DEVICE_ID (T3_PCI_ID >> 16)
  269. #define T3_PCI_MISC_HOST_CTRL_REG 0x68
  270. /* The most significant 16bit of register 0x68. */
  271. /* ChipId:4, ChipRev:4, MetalRev:8 */
  272. #define T3_CHIP_ID_5700_A0 0x7000
  273. #define T3_CHIP_ID_5700_A1 0x7001
  274. #define T3_CHIP_ID_5700_B0 0x7100
  275. #define T3_CHIP_ID_5700_B1 0x7101
  276. #define T3_CHIP_ID_5700_C0 0x7200
  277. #define T3_CHIP_ID_5701_A0 0x0000
  278. #define T3_CHIP_ID_5701_B0 0x0100
  279. #define T3_CHIP_ID_5701_B2 0x0102
  280. #define T3_CHIP_ID_5701_B5 0x0105
  281. #define T3_CHIP_ID_5703_A0 0x1000
  282. #define T3_CHIP_ID_5703_A1 0x1001
  283. #define T3_CHIP_ID_5703_A2 0x1002
  284. #define T3_CHIP_ID_5704_A0 0x2000
  285. /* Chip Id. */
  286. #define T3_ASIC_REV(_ChipRevId) ((_ChipRevId) >> 12)
  287. #define T3_ASIC_REV_5700 0x07
  288. #define T3_ASIC_REV_5701 0x00
  289. #define T3_ASIC_REV_5703 0x01
  290. #define T3_ASIC_REV_5704 0x02
  291. /* Chip id and revision. */
  292. #define T3_CHIP_REV(_ChipRevId) ((_ChipRevId) >> 8)
  293. #define T3_CHIP_REV_5700_AX 0x70
  294. #define T3_CHIP_REV_5700_BX 0x71
  295. #define T3_CHIP_REV_5700_CX 0x72
  296. #define T3_CHIP_REV_5701_AX 0x00
  297. /* Metal revision. */
  298. #define T3_METAL_REV(_ChipRevId) ((_ChipRevId) & 0xff)
  299. #define T3_METAL_REV_A0 0x00
  300. #define T3_METAL_REV_A1 0x01
  301. #define T3_METAL_REV_B0 0x00
  302. #define T3_METAL_REV_B1 0x01
  303. #define T3_METAL_REV_B2 0x02
  304. #define T3_PCI_REG_CLOCK_CTRL 0x74
  305. #define T3_PCI_DISABLE_RX_CLOCK BIT_10
  306. #define T3_PCI_DISABLE_TX_CLOCK BIT_11
  307. #define T3_PCI_SELECT_ALTERNATE_CLOCK BIT_12
  308. #define T3_PCI_POWER_DOWN_PCI_PLL133 BIT_15
  309. #define T3_PCI_44MHZ_CORE_CLOCK BIT_18
  310. #define T3_PCI_REG_ADDR_REG 0x78
  311. #define T3_PCI_REG_DATA_REG 0x80
  312. #define T3_PCI_MEM_WIN_ADDR_REG 0x7c
  313. #define T3_PCI_MEM_WIN_DATA_REG 0x84
  314. #define T3_PCI_PM_CAP_REG 0x48
  315. #define T3_PCI_PM_CAP_PME_D3COLD BIT_31
  316. #define T3_PCI_PM_CAP_PME_D3HOT BIT_30
  317. #define T3_PCI_PM_STATUS_CTRL_REG 0x4c
  318. #define T3_PM_POWER_STATE_MASK (BIT_0 | BIT_1)
  319. #define T3_PM_POWER_STATE_D0 BIT_NONE
  320. #define T3_PM_POWER_STATE_D1 BIT_0
  321. #define T3_PM_POWER_STATE_D2 BIT_1
  322. #define T3_PM_POWER_STATE_D3 (BIT_0 | BIT_1)
  323. #define T3_PM_PME_ENABLE BIT_8
  324. #define T3_PM_PME_ASSERTED BIT_15
  325. /* PCI state register. */
  326. #define T3_PCI_STATE_REG 0x70
  327. #define T3_PCI_STATE_FORCE_RESET BIT_0
  328. #define T3_PCI_STATE_INT_NOT_ACTIVE BIT_1
  329. #define T3_PCI_STATE_CONVENTIONAL_PCI_MODE BIT_2
  330. #define T3_PCI_STATE_BUS_SPEED_HIGH BIT_3
  331. #define T3_PCI_STATE_32BIT_PCI_BUS BIT_4
  332. /* Broadcom subsystem/subvendor IDs. */
  333. #define T3_SVID_BROADCOM 0x14e4
  334. #define T3_SSID_BROADCOM_BCM95700A6 0x1644
  335. #define T3_SSID_BROADCOM_BCM95701A5 0x0001
  336. #define T3_SSID_BROADCOM_BCM95700T6 0x0002 /* BCM8002 */
  337. #define T3_SSID_BROADCOM_BCM95700A9 0x0003 /* Agilent */
  338. #define T3_SSID_BROADCOM_BCM95701T1 0x0005
  339. #define T3_SSID_BROADCOM_BCM95701T8 0x0006
  340. #define T3_SSID_BROADCOM_BCM95701A7 0x0007 /* Agilent */
  341. #define T3_SSID_BROADCOM_BCM95701A10 0x0008
  342. #define T3_SSID_BROADCOM_BCM95701A12 0x8008
  343. #define T3_SSID_BROADCOM_BCM95703Ax1 0x0009
  344. #define T3_SSID_BROADCOM_BCM95703Ax2 0x8009
  345. /* 3COM subsystem/subvendor IDs. */
  346. #define T3_SVID_3COM 0x10b7
  347. #define T3_SSID_3COM_3C996T 0x1000
  348. #define T3_SSID_3COM_3C996BT 0x1006
  349. #define T3_SSID_3COM_3C996CT 0x1002
  350. #define T3_SSID_3COM_3C997T 0x1003
  351. #define T3_SSID_3COM_3C1000T 0x1007
  352. #define T3_SSID_3COM_3C940BR01 0x1008
  353. /* Fiber boards. */
  354. #define T3_SSID_3COM_3C996SX 0x1004
  355. #define T3_SSID_3COM_3C997SX 0x1005
  356. /* Dell subsystem/subvendor IDs. */
  357. #define T3_SVID_DELL 0x1028
  358. #define T3_SSID_DELL_VIPER 0x00d1
  359. #define T3_SSID_DELL_JAGUAR 0x0106
  360. #define T3_SSID_DELL_MERLOT 0x0109
  361. #define T3_SSID_DELL_SLIM_MERLOT 0x010a
  362. /* Compaq subsystem/subvendor IDs */
  363. #define T3_SVID_COMPAQ 0x0e11
  364. #define T3_SSID_COMPAQ_BANSHEE 0x007c
  365. #define T3_SSID_COMPAQ_BANSHEE_2 0x009a
  366. #define T3_SSID_COMPAQ_CHANGELING 0x007d
  367. #define T3_SSID_COMPAQ_NC7780 0x0085
  368. #define T3_SSID_COMPAQ_NC7780_2 0x0099
  369. /******************************************************************************/
  370. /* MII registers. */
  371. /******************************************************************************/
  372. /* Control register. */
  373. #define PHY_CTRL_REG 0x00
  374. #define PHY_CTRL_SPEED_MASK (BIT_6 | BIT_13)
  375. #define PHY_CTRL_SPEED_SELECT_10MBPS BIT_NONE
  376. #define PHY_CTRL_SPEED_SELECT_100MBPS BIT_13
  377. #define PHY_CTRL_SPEED_SELECT_1000MBPS BIT_6
  378. #define PHY_CTRL_COLLISION_TEST_ENABLE BIT_7
  379. #define PHY_CTRL_FULL_DUPLEX_MODE BIT_8
  380. #define PHY_CTRL_RESTART_AUTO_NEG BIT_9
  381. #define PHY_CTRL_ISOLATE_PHY BIT_10
  382. #define PHY_CTRL_LOWER_POWER_MODE BIT_11
  383. #define PHY_CTRL_AUTO_NEG_ENABLE BIT_12
  384. #define PHY_CTRL_LOOPBACK_MODE BIT_14
  385. #define PHY_CTRL_PHY_RESET BIT_15
  386. /* Status register. */
  387. #define PHY_STATUS_REG 0x01
  388. #define PHY_STATUS_LINK_PASS BIT_2
  389. #define PHY_STATUS_AUTO_NEG_COMPLETE BIT_5
  390. /* Phy Id registers. */
  391. #define PHY_ID1_REG 0x02
  392. #define PHY_ID1_OUI_MASK 0xffff
  393. #define PHY_ID2_REG 0x03
  394. #define PHY_ID2_REV_MASK 0x000f
  395. #define PHY_ID2_MODEL_MASK 0x03f0
  396. #define PHY_ID2_OUI_MASK 0xfc00
  397. /* Auto-negotiation advertisement register. */
  398. #define PHY_AN_AD_REG 0x04
  399. #define PHY_AN_AD_ASYM_PAUSE BIT_11
  400. #define PHY_AN_AD_PAUSE_CAPABLE BIT_10
  401. #define PHY_AN_AD_10BASET_HALF BIT_5
  402. #define PHY_AN_AD_10BASET_FULL BIT_6
  403. #define PHY_AN_AD_100BASETX_HALF BIT_7
  404. #define PHY_AN_AD_100BASETX_FULL BIT_8
  405. #define PHY_AN_AD_PROTOCOL_802_3_CSMA_CD 0x01
  406. /* Auto-negotiation Link Partner Ability register. */
  407. #define PHY_LINK_PARTNER_ABILITY_REG 0x05
  408. #define PHY_LINK_PARTNER_ASYM_PAUSE BIT_11
  409. #define PHY_LINK_PARTNER_PAUSE_CAPABLE BIT_10
  410. /* Auto-negotiation expansion register. */
  411. #define PHY_AN_EXPANSION_REG 0x06
  412. /******************************************************************************/
  413. /* BCM5400 and BCM5401 phy info. */
  414. /******************************************************************************/
  415. #define PHY_DEVICE_ID 1
  416. /* OUI: bit 31-10; Model#: bit 9-4; Rev# bit 3-0. */
  417. #define PHY_UNKNOWN_PHY 0x00000000
  418. #define PHY_BCM5400_PHY_ID 0x60008040
  419. #define PHY_BCM5401_PHY_ID 0x60008050
  420. #define PHY_BCM5411_PHY_ID 0x60008070
  421. #define PHY_BCM5701_PHY_ID 0x60008110
  422. #define PHY_BCM5703_PHY_ID 0x60008160
  423. #define PHY_BCM5704_PHY_ID 0x60008190
  424. #define PHY_BCM8002_PHY_ID 0x60010140
  425. #define PHY_BCM5401_B0_REV 0x1
  426. #define PHY_BCM5401_B2_REV 0x3
  427. #define PHY_BCM5401_C0_REV 0x6
  428. #define PHY_ID_OUI_MASK 0xfffffc00
  429. #define PHY_ID_MODEL_MASK 0x000003f0
  430. #define PHY_ID_REV_MASK 0x0000000f
  431. #define PHY_ID_MASK (PHY_ID_OUI_MASK | \
  432. PHY_ID_MODEL_MASK)
  433. #define UNKNOWN_PHY_ID(x) ((((x) & PHY_ID_MASK) != PHY_BCM5400_PHY_ID) && \
  434. (((x) & PHY_ID_MASK) != PHY_BCM5401_PHY_ID) && \
  435. (((x) & PHY_ID_MASK) != PHY_BCM5411_PHY_ID) && \
  436. (((x) & PHY_ID_MASK) != PHY_BCM5701_PHY_ID) && \
  437. (((x) & PHY_ID_MASK) != PHY_BCM5703_PHY_ID) && \
  438. (((x) & PHY_ID_MASK) != PHY_BCM5704_PHY_ID) && \
  439. (((x) & PHY_ID_MASK) != PHY_BCM8002_PHY_ID))
  440. /* 1000Base-T control register. */
  441. #define BCM540X_1000BASET_CTRL_REG 0x09
  442. #define BCM540X_AN_AD_1000BASET_HALF BIT_8
  443. #define BCM540X_AN_AD_1000BASET_FULL BIT_9
  444. #define BCM540X_CONFIG_AS_MASTER BIT_11
  445. #define BCM540X_ENABLE_CONFIG_AS_MASTER BIT_12
  446. /* Extended control register. */
  447. #define BCM540X_EXT_CTRL_REG 0x10
  448. #define BCM540X_EXT_CTRL_LINK3_LED_MODE BIT_1
  449. #define BCM540X_EXT_CTRL_TBI BIT_15
  450. /* PHY extended status register. */
  451. #define BCM540X_EXT_STATUS_REG 0x11
  452. #define BCM540X_EXT_STATUS_LINK_PASS BIT_8
  453. /* DSP Coefficient Read/Write Port. */
  454. #define BCM540X_DSP_RW_PORT 0x15
  455. /* DSP Coeficient Address Register. */
  456. #define BCM540X_DSP_ADDRESS_REG 0x17
  457. #define BCM540X_DSP_TAP_NUMBER_MASK 0x00
  458. #define BCM540X_DSP_AGC_A 0x00
  459. #define BCM540X_DSP_AGC_B 0x01
  460. #define BCM540X_DSP_MSE_PAIR_STATUS 0x02
  461. #define BCM540X_DSP_SOFT_DECISION 0x03
  462. #define BCM540X_DSP_PHASE_REG 0x04
  463. #define BCM540X_DSP_SKEW 0x05
  464. #define BCM540X_DSP_POWER_SAVER_UPPER_BOUND 0x06
  465. #define BCM540X_DSP_POWER_SAVER_LOWER_BOUND 0x07
  466. #define BCM540X_DSP_LAST_ECHO 0x08
  467. #define BCM540X_DSP_FREQUENCY 0x09
  468. #define BCM540X_DSP_PLL_BANDWIDTH 0x0a
  469. #define BCM540X_DSP_PLL_PHASE_OFFSET 0x0b
  470. #define BCM540X_DSP_FILTER_DCOFFSET (BIT_10 | BIT_11)
  471. #define BCM540X_DSP_FILTER_FEXT3 (BIT_8 | BIT_9 | BIT_11)
  472. #define BCM540X_DSP_FILTER_FEXT2 (BIT_9 | BIT_11)
  473. #define BCM540X_DSP_FILTER_FEXT1 (BIT_8 | BIT_11)
  474. #define BCM540X_DSP_FILTER_FEXT0 BIT_11
  475. #define BCM540X_DSP_FILTER_NEXT3 (BIT_8 | BIT_9 | BIT_10)
  476. #define BCM540X_DSP_FILTER_NEXT2 (BIT_9 | BIT_10)
  477. #define BCM540X_DSP_FILTER_NEXT1 (BIT_8 | BIT_10)
  478. #define BCM540X_DSP_FILTER_NEXT0 BIT_10
  479. #define BCM540X_DSP_FILTER_ECHO (BIT_8 | BIT_9)
  480. #define BCM540X_DSP_FILTER_DFE BIT_9
  481. #define BCM540X_DSP_FILTER_FFE BIT_8
  482. #define BCM540X_DSP_CONTROL_ALL_FILTERS BIT_12
  483. #define BCM540X_DSP_SEL_CH_0 BIT_NONE
  484. #define BCM540X_DSP_SEL_CH_1 BIT_13
  485. #define BCM540X_DSP_SEL_CH_2 BIT_14
  486. #define BCM540X_DSP_SEL_CH_3 (BIT_13 | BIT_14)
  487. #define BCM540X_CONTROL_ALL_CHANNELS BIT_15
  488. /* Auxilliary Control Register (Shadow Register) */
  489. #define BCM5401_AUX_CTRL 0x18
  490. #define BCM5401_SHADOW_SEL_MASK 0x7
  491. #define BCM5401_SHADOW_SEL_NORMAL 0x00
  492. #define BCM5401_SHADOW_SEL_10BASET 0x01
  493. #define BCM5401_SHADOW_SEL_POWER_CONTROL 0x02
  494. #define BCM5401_SHADOW_SEL_IP_PHONE 0x03
  495. #define BCM5401_SHADOW_SEL_MISC_TEST1 0x04
  496. #define BCM5401_SHADOW_SEL_MISC_TEST2 0x05
  497. #define BCM5401_SHADOW_SEL_IP_PHONE_SEED 0x06
  498. /* Shadow register selector == '000' */
  499. #define BCM5401_SHDW_NORMAL_DIAG_MODE BIT_3
  500. #define BCM5401_SHDW_NORMAL_DISABLE_MBP BIT_4
  501. #define BCM5401_SHDW_NORMAL_DISABLE_LOW_PWR BIT_5
  502. #define BCM5401_SHDW_NORMAL_DISABLE_INV_PRF BIT_6
  503. #define BCM5401_SHDW_NORMAL_DISABLE_PRF BIT_7
  504. #define BCM5401_SHDW_NORMAL_RX_SLICING_NORMAL BIT_NONE
  505. #define BCM5401_SHDW_NORMAL_RX_SLICING_4D BIT_8
  506. #define BCM5401_SHDW_NORMAL_RX_SLICING_3LVL_1D BIT_9
  507. #define BCM5401_SHDW_NORMAL_RX_SLICING_5LVL_1D (BIT_8 | BIT_9)
  508. #define BCM5401_SHDW_NORMAL_TX_6DB_CODING BIT_10
  509. #define BCM5401_SHDW_NORMAL_ENABLE_SM_DSP_CLOCK BIT_11
  510. #define BCM5401_SHDW_NORMAL_EDGERATE_CTRL_4NS BIT_NONE
  511. #define BCM5401_SHDW_NORMAL_EDGERATE_CTRL_5NS BIT_12
  512. #define BCM5401_SHDW_NORMAL_EDGERATE_CTRL_3NS BIT_13
  513. #define BCM5401_SHDW_NORMAL_EDGERATE_CTRL_0NS (BIT_12 | BIT_13)
  514. #define BCM5401_SHDW_NORMAL_EXT_PACKET_LENGTH BIT_14
  515. #define BCM5401_SHDW_NORMAL_EXTERNAL_LOOPBACK BIT_15
  516. /* Auxilliary status summary. */
  517. #define BCM540X_AUX_STATUS_REG 0x19
  518. #define BCM540X_AUX_LINK_PASS BIT_2
  519. #define BCM540X_AUX_SPEED_MASK (BIT_8 | BIT_9 | BIT_10)
  520. #define BCM540X_AUX_10BASET_HD BIT_8
  521. #define BCM540X_AUX_10BASET_FD BIT_9
  522. #define BCM540X_AUX_100BASETX_HD (BIT_8 | BIT_9)
  523. #define BCM540X_AUX_100BASET4 BIT_10
  524. #define BCM540X_AUX_100BASETX_FD (BIT_8 | BIT_10)
  525. #define BCM540X_AUX_100BASET_HD (BIT_9 | BIT_10)
  526. #define BCM540X_AUX_100BASET_FD (BIT_8 | BIT_9 | BIT_10)
  527. /* Interrupt status. */
  528. #define BCM540X_INT_STATUS_REG 0x1a
  529. #define BCM540X_INT_LINK_CHANGE BIT_1
  530. #define BCM540X_INT_SPEED_CHANGE BIT_2
  531. #define BCM540X_INT_DUPLEX_CHANGE BIT_3
  532. #define BCM540X_INT_AUTO_NEG_PAGE_RX BIT_10
  533. /* Interrupt mask register. */
  534. #define BCM540X_INT_MASK_REG 0x1b
  535. /******************************************************************************/
  536. /* Register definitions. */
  537. /******************************************************************************/
  538. typedef volatile LM_UINT8 T3_8BIT_REGISTER, *PT3_8BIT_REGISTER;
  539. typedef volatile LM_UINT16 T3_16BIT_REGISTER, *PT3_16BIT_REGISTER;
  540. typedef volatile LM_UINT32 T3_32BIT_REGISTER, *PT3_32BIT_REGISTER;
  541. typedef struct {
  542. /* Big endian format. */
  543. T3_32BIT_REGISTER High;
  544. T3_32BIT_REGISTER Low;
  545. } T3_64BIT_REGISTER, *PT3_64BIT_REGISTER;
  546. typedef T3_64BIT_REGISTER T3_64BIT_HOST_ADDR, *PT3_64BIT_HOST_ADDR;
  547. #define T3_NUM_OF_DMA_DESC 256
  548. #define T3_NUM_OF_MBUF 768
  549. typedef struct
  550. {
  551. T3_64BIT_REGISTER host_addr;
  552. T3_32BIT_REGISTER nic_mbuf;
  553. T3_16BIT_REGISTER len;
  554. T3_16BIT_REGISTER cqid_sqid;
  555. T3_32BIT_REGISTER flags;
  556. T3_32BIT_REGISTER opaque1;
  557. T3_32BIT_REGISTER opaque2;
  558. T3_32BIT_REGISTER opaque3;
  559. }T3_DMA_DESC, *PT3_DMA_DESC;
  560. /******************************************************************************/
  561. /* Ring control block. */
  562. /******************************************************************************/
  563. typedef struct {
  564. T3_64BIT_REGISTER HostRingAddr;
  565. union {
  566. struct {
  567. #ifdef BIG_ENDIAN_HOST
  568. T3_16BIT_REGISTER MaxLen;
  569. T3_16BIT_REGISTER Flags;
  570. #else /* BIG_ENDIAN_HOST */
  571. T3_16BIT_REGISTER Flags;
  572. T3_16BIT_REGISTER MaxLen;
  573. #endif
  574. } s;
  575. T3_32BIT_REGISTER MaxLen_Flags;
  576. } u;
  577. T3_32BIT_REGISTER NicRingAddr;
  578. } T3_RCB, *PT3_RCB;
  579. #define T3_RCB_FLAG_USE_EXT_RECV_BD BIT_0
  580. #define T3_RCB_FLAG_RING_DISABLED BIT_1
  581. /******************************************************************************/
  582. /* Status block. */
  583. /******************************************************************************/
  584. /*
  585. * Size of status block is actually 0x50 bytes. Use 0x80 bytes for
  586. * cache line alignment.
  587. */
  588. #define T3_STATUS_BLOCK_SIZE 0x80
  589. typedef struct {
  590. volatile LM_UINT32 Status;
  591. #define STATUS_BLOCK_UPDATED BIT_0
  592. #define STATUS_BLOCK_LINK_CHANGED_STATUS BIT_1
  593. #define STATUS_BLOCK_ERROR BIT_2
  594. volatile LM_UINT32 StatusTag;
  595. #ifdef BIG_ENDIAN_HOST
  596. volatile LM_UINT16 RcvStdConIdx;
  597. volatile LM_UINT16 RcvJumboConIdx;
  598. volatile LM_UINT16 Reserved2;
  599. volatile LM_UINT16 RcvMiniConIdx;
  600. struct {
  601. volatile LM_UINT16 SendConIdx; /* Send consumer index. */
  602. volatile LM_UINT16 RcvProdIdx; /* Receive producer index. */
  603. } Idx[16];
  604. #else /* BIG_ENDIAN_HOST */
  605. volatile LM_UINT16 RcvJumboConIdx;
  606. volatile LM_UINT16 RcvStdConIdx;
  607. volatile LM_UINT16 RcvMiniConIdx;
  608. volatile LM_UINT16 Reserved2;
  609. struct {
  610. volatile LM_UINT16 RcvProdIdx; /* Receive producer index. */
  611. volatile LM_UINT16 SendConIdx; /* Send consumer index. */
  612. } Idx[16];
  613. #endif
  614. } T3_STATUS_BLOCK, *PT3_STATUS_BLOCK;
  615. /******************************************************************************/
  616. /* Receive buffer descriptors. */
  617. /******************************************************************************/
  618. typedef struct {
  619. T3_64BIT_HOST_ADDR HostAddr;
  620. #ifdef BIG_ENDIAN_HOST
  621. volatile LM_UINT16 Index;
  622. volatile LM_UINT16 Len;
  623. volatile LM_UINT16 Type;
  624. volatile LM_UINT16 Flags;
  625. volatile LM_UINT16 IpCksum;
  626. volatile LM_UINT16 TcpUdpCksum;
  627. volatile LM_UINT16 ErrorFlag;
  628. volatile LM_UINT16 VlanTag;
  629. #else /* BIG_ENDIAN_HOST */
  630. volatile LM_UINT16 Len;
  631. volatile LM_UINT16 Index;
  632. volatile LM_UINT16 Flags;
  633. volatile LM_UINT16 Type;
  634. volatile LM_UINT16 TcpUdpCksum;
  635. volatile LM_UINT16 IpCksum;
  636. volatile LM_UINT16 VlanTag;
  637. volatile LM_UINT16 ErrorFlag;
  638. #endif
  639. volatile LM_UINT32 Reserved;
  640. volatile LM_UINT32 Opaque;
  641. } T3_RCV_BD, *PT3_RCV_BD;
  642. typedef struct {
  643. T3_64BIT_HOST_ADDR HostAddr[3];
  644. #ifdef BIG_ENDIAN_HOST
  645. LM_UINT16 Len1;
  646. LM_UINT16 Len2;
  647. LM_UINT16 Len3;
  648. LM_UINT16 Reserved1;
  649. #else /* BIG_ENDIAN_HOST */
  650. LM_UINT16 Len2;
  651. LM_UINT16 Len1;
  652. LM_UINT16 Reserved1;
  653. LM_UINT16 Len3;
  654. #endif
  655. T3_RCV_BD StdRcvBd;
  656. } T3_EXT_RCV_BD, *PT3_EXT_RCV_BD;
  657. /* Error flags. */
  658. #define RCV_BD_ERR_BAD_CRC 0x0001
  659. #define RCV_BD_ERR_COLL_DETECT 0x0002
  660. #define RCV_BD_ERR_LINK_LOST_DURING_PKT 0x0004
  661. #define RCV_BD_ERR_PHY_DECODE_ERR 0x0008
  662. #define RCV_BD_ERR_ODD_NIBBLED_RCVD_MII 0x0010
  663. #define RCV_BD_ERR_MAC_ABORT 0x0020
  664. #define RCV_BD_ERR_LEN_LT_64 0x0040
  665. #define RCV_BD_ERR_TRUNC_NO_RESOURCES 0x0080
  666. #define RCV_BD_ERR_GIANT_FRAME_RCVD 0x0100
  667. /* Buffer descriptor flags. */
  668. #define RCV_BD_FLAG_END 0x0004
  669. #define RCV_BD_FLAG_JUMBO_RING 0x0020
  670. #define RCV_BD_FLAG_VLAN_TAG 0x0040
  671. #define RCV_BD_FLAG_FRAME_HAS_ERROR 0x0400
  672. #define RCV_BD_FLAG_MINI_RING 0x0800
  673. #define RCV_BD_FLAG_IP_CHKSUM_FIELD 0x1000
  674. #define RCV_BD_FLAG_TCP_UDP_CHKSUM_FIELD 0x2000
  675. #define RCV_BD_FLAG_TCP_PACKET 0x4000
  676. /******************************************************************************/
  677. /* Send buffer descriptor. */
  678. /******************************************************************************/
  679. typedef struct {
  680. T3_64BIT_HOST_ADDR HostAddr;
  681. union {
  682. struct {
  683. #ifdef BIG_ENDIAN_HOST
  684. LM_UINT16 Len;
  685. LM_UINT16 Flags;
  686. #else /* BIG_ENDIAN_HOST */
  687. LM_UINT16 Flags;
  688. LM_UINT16 Len;
  689. #endif
  690. } s1;
  691. LM_UINT32 Len_Flags;
  692. } u1;
  693. union {
  694. struct {
  695. #ifdef BIG_ENDIAN_HOST
  696. LM_UINT16 Reserved;
  697. LM_UINT16 VlanTag;
  698. #else /* BIG_ENDIAN_HOST */
  699. LM_UINT16 VlanTag;
  700. LM_UINT16 Reserved;
  701. #endif
  702. } s2;
  703. LM_UINT32 VlanTag;
  704. } u2;
  705. } T3_SND_BD, *PT3_SND_BD;
  706. /* Send buffer descriptor flags. */
  707. #define SND_BD_FLAG_TCP_UDP_CKSUM 0x0001
  708. #define SND_BD_FLAG_IP_CKSUM 0x0002
  709. #define SND_BD_FLAG_END 0x0004
  710. #define SND_BD_FLAG_IP_FRAG 0x0008
  711. #define SND_BD_FLAG_IP_FRAG_END 0x0010
  712. #define SND_BD_FLAG_VLAN_TAG 0x0040
  713. #define SND_BD_FLAG_COAL_NOW 0x0080
  714. #define SND_BD_FLAG_CPU_PRE_DMA 0x0100
  715. #define SND_BD_FLAG_CPU_POST_DMA 0x0200
  716. #define SND_BD_FLAG_INSERT_SRC_ADDR 0x1000
  717. #define SND_BD_FLAG_CHOOSE_SRC_ADDR 0x6000
  718. #define SND_BD_FLAG_DONT_GEN_CRC 0x8000
  719. /* MBUFs */
  720. typedef struct T3_MBUF_FRAME_DESC {
  721. #ifdef BIG_ENDIAN_HOST
  722. LM_UINT32 status_control;
  723. union {
  724. struct {
  725. LM_UINT8 cqid;
  726. LM_UINT8 reserved1;
  727. LM_UINT16 length;
  728. }s1;
  729. LM_UINT32 word;
  730. }u1;
  731. union {
  732. struct
  733. {
  734. LM_UINT16 ip_hdr_start;
  735. LM_UINT16 tcp_udp_hdr_start;
  736. }s2;
  737. LM_UINT32 word;
  738. }u2;
  739. union {
  740. struct {
  741. LM_UINT16 data_start;
  742. LM_UINT16 vlan_id;
  743. }s3;
  744. LM_UINT32 word;
  745. }u3;
  746. union {
  747. struct {
  748. LM_UINT16 ip_checksum;
  749. LM_UINT16 tcp_udp_checksum;
  750. }s4;
  751. LM_UINT32 word;
  752. }u4;
  753. union {
  754. struct {
  755. LM_UINT16 pseudo_checksum;
  756. LM_UINT16 checksum_status;
  757. }s5;
  758. LM_UINT32 word;
  759. }u5;
  760. union {
  761. struct {
  762. LM_UINT16 rule_match;
  763. LM_UINT8 class;
  764. LM_UINT8 rupt;
  765. }s6;
  766. LM_UINT32 word;
  767. }u6;
  768. union {
  769. struct {
  770. LM_UINT16 reserved2;
  771. LM_UINT16 mbuf_num;
  772. }s7;
  773. LM_UINT32 word;
  774. }u7;
  775. LM_UINT32 reserved3;
  776. LM_UINT32 reserved4;
  777. #else
  778. LM_UINT32 status_control;
  779. union {
  780. struct {
  781. LM_UINT16 length;
  782. LM_UINT8 reserved1;
  783. LM_UINT8 cqid;
  784. }s1;
  785. LM_UINT32 word;
  786. }u1;
  787. union {
  788. struct
  789. {
  790. LM_UINT16 tcp_udp_hdr_start;
  791. LM_UINT16 ip_hdr_start;
  792. }s2;
  793. LM_UINT32 word;
  794. }u2;
  795. union {
  796. struct {
  797. LM_UINT16 vlan_id;
  798. LM_UINT16 data_start;
  799. }s3;
  800. LM_UINT32 word;
  801. }u3;
  802. union {
  803. struct {
  804. LM_UINT16 tcp_udp_checksum;
  805. LM_UINT16 ip_checksum;
  806. }s4;
  807. LM_UINT32 word;
  808. }u4;
  809. union {
  810. struct {
  811. LM_UINT16 checksum_status;
  812. LM_UINT16 pseudo_checksum;
  813. }s5;
  814. LM_UINT32 word;
  815. }u5;
  816. union {
  817. struct {
  818. LM_UINT8 rupt;
  819. LM_UINT8 class;
  820. LM_UINT16 rule_match;
  821. }s6;
  822. LM_UINT32 word;
  823. }u6;
  824. union {
  825. struct {
  826. LM_UINT16 mbuf_num;
  827. LM_UINT16 reserved2;
  828. }s7;
  829. LM_UINT32 word;
  830. }u7;
  831. LM_UINT32 reserved3;
  832. LM_UINT32 reserved4;
  833. #endif
  834. }T3_MBUF_FRAME_DESC,*PT3_MBUF_FRAME_DESC;
  835. typedef struct T3_MBUF_HDR {
  836. union {
  837. struct {
  838. unsigned int C:1;
  839. unsigned int F:1;
  840. unsigned int reserved1:7;
  841. unsigned int next_mbuf:16;
  842. unsigned int length:7;
  843. }s1;
  844. LM_UINT32 word;
  845. }u1;
  846. LM_UINT32 next_frame_ptr;
  847. }T3_MBUF_HDR, *PT3_MBUF_HDR;
  848. typedef struct T3_MBUF
  849. {
  850. T3_MBUF_HDR hdr;
  851. union
  852. {
  853. struct {
  854. T3_MBUF_FRAME_DESC frame_hdr;
  855. LM_UINT32 data[20];
  856. }s1;
  857. struct {
  858. LM_UINT32 data[30];
  859. }s2;
  860. }body;
  861. }T3_MBUF, *PT3_MBUF;
  862. #define T3_MBUF_BASE (T3_NIC_MBUF_POOL_ADDR >> 7)
  863. #define T3_MBUF_END ((T3_NIC_MBUF_POOL_ADDR + T3_NIC_MBUF_POOL_SIZE) >> 7)
  864. /******************************************************************************/
  865. /* Statistics block. */
  866. /******************************************************************************/
  867. typedef struct {
  868. LM_UINT8 Reserved0[0x400-0x300];
  869. /* Statistics maintained by Receive MAC. */
  870. T3_64BIT_REGISTER ifHCInOctets;
  871. T3_64BIT_REGISTER Reserved1;
  872. T3_64BIT_REGISTER etherStatsFragments;
  873. T3_64BIT_REGISTER ifHCInUcastPkts;
  874. T3_64BIT_REGISTER ifHCInMulticastPkts;
  875. T3_64BIT_REGISTER ifHCInBroadcastPkts;
  876. T3_64BIT_REGISTER dot3StatsFCSErrors;
  877. T3_64BIT_REGISTER dot3StatsAlignmentErrors;
  878. T3_64BIT_REGISTER xonPauseFramesReceived;
  879. T3_64BIT_REGISTER xoffPauseFramesReceived;
  880. T3_64BIT_REGISTER macControlFramesReceived;
  881. T3_64BIT_REGISTER xoffStateEntered;
  882. T3_64BIT_REGISTER dot3StatsFramesTooLong;
  883. T3_64BIT_REGISTER etherStatsJabbers;
  884. T3_64BIT_REGISTER etherStatsUndersizePkts;
  885. T3_64BIT_REGISTER inRangeLengthError;
  886. T3_64BIT_REGISTER outRangeLengthError;
  887. T3_64BIT_REGISTER etherStatsPkts64Octets;
  888. T3_64BIT_REGISTER etherStatsPkts65Octetsto127Octets;
  889. T3_64BIT_REGISTER etherStatsPkts128Octetsto255Octets;
  890. T3_64BIT_REGISTER etherStatsPkts256Octetsto511Octets;
  891. T3_64BIT_REGISTER etherStatsPkts512Octetsto1023Octets;
  892. T3_64BIT_REGISTER etherStatsPkts1024Octetsto1522Octets;
  893. T3_64BIT_REGISTER etherStatsPkts1523Octetsto2047Octets;
  894. T3_64BIT_REGISTER etherStatsPkts2048Octetsto4095Octets;
  895. T3_64BIT_REGISTER etherStatsPkts4096Octetsto8191Octets;
  896. T3_64BIT_REGISTER etherStatsPkts8192Octetsto9022Octets;
  897. T3_64BIT_REGISTER Unused1[37];
  898. /* Statistics maintained by Transmit MAC. */
  899. T3_64BIT_REGISTER ifHCOutOctets;
  900. T3_64BIT_REGISTER Reserved2;
  901. T3_64BIT_REGISTER etherStatsCollisions;
  902. T3_64BIT_REGISTER outXonSent;
  903. T3_64BIT_REGISTER outXoffSent;
  904. T3_64BIT_REGISTER flowControlDone;
  905. T3_64BIT_REGISTER dot3StatsInternalMacTransmitErrors;
  906. T3_64BIT_REGISTER dot3StatsSingleCollisionFrames;
  907. T3_64BIT_REGISTER dot3StatsMultipleCollisionFrames;
  908. T3_64BIT_REGISTER dot3StatsDeferredTransmissions;
  909. T3_64BIT_REGISTER Reserved3;
  910. T3_64BIT_REGISTER dot3StatsExcessiveCollisions;
  911. T3_64BIT_REGISTER dot3StatsLateCollisions;
  912. T3_64BIT_REGISTER dot3Collided2Times;
  913. T3_64BIT_REGISTER dot3Collided3Times;
  914. T3_64BIT_REGISTER dot3Collided4Times;
  915. T3_64BIT_REGISTER dot3Collided5Times;
  916. T3_64BIT_REGISTER dot3Collided6Times;
  917. T3_64BIT_REGISTER dot3Collided7Times;
  918. T3_64BIT_REGISTER dot3Collided8Times;
  919. T3_64BIT_REGISTER dot3Collided9Times;
  920. T3_64BIT_REGISTER dot3Collided10Times;
  921. T3_64BIT_REGISTER dot3Collided11Times;
  922. T3_64BIT_REGISTER dot3Collided12Times;
  923. T3_64BIT_REGISTER dot3Collided13Times;
  924. T3_64BIT_REGISTER dot3Collided14Times;
  925. T3_64BIT_REGISTER dot3Collided15Times;
  926. T3_64BIT_REGISTER ifHCOutUcastPkts;
  927. T3_64BIT_REGISTER ifHCOutMulticastPkts;
  928. T3_64BIT_REGISTER ifHCOutBroadcastPkts;
  929. T3_64BIT_REGISTER dot3StatsCarrierSenseErrors;
  930. T3_64BIT_REGISTER ifOutDiscards;
  931. T3_64BIT_REGISTER ifOutErrors;
  932. T3_64BIT_REGISTER Unused2[31];
  933. /* Statistics maintained by Receive List Placement. */
  934. T3_64BIT_REGISTER COSIfHCInPkts[16];
  935. T3_64BIT_REGISTER COSFramesDroppedDueToFilters;
  936. T3_64BIT_REGISTER nicDmaWriteQueueFull;
  937. T3_64BIT_REGISTER nicDmaWriteHighPriQueueFull;
  938. T3_64BIT_REGISTER nicNoMoreRxBDs;
  939. T3_64BIT_REGISTER ifInDiscards;
  940. T3_64BIT_REGISTER ifInErrors;
  941. T3_64BIT_REGISTER nicRecvThresholdHit;
  942. T3_64BIT_REGISTER Unused3[9];
  943. /* Statistics maintained by Send Data Initiator. */
  944. T3_64BIT_REGISTER COSIfHCOutPkts[16];
  945. T3_64BIT_REGISTER nicDmaReadQueueFull;
  946. T3_64BIT_REGISTER nicDmaReadHighPriQueueFull;
  947. T3_64BIT_REGISTER nicSendDataCompQueueFull;
  948. /* Statistics maintained by Host Coalescing. */
  949. T3_64BIT_REGISTER nicRingSetSendProdIndex;
  950. T3_64BIT_REGISTER nicRingStatusUpdate;
  951. T3_64BIT_REGISTER nicInterrupts;
  952. T3_64BIT_REGISTER nicAvoidedInterrupts;
  953. T3_64BIT_REGISTER nicSendThresholdHit;
  954. LM_UINT8 Reserved4[0xb00-0x9c0];
  955. } T3_STATS_BLOCK, *PT3_STATS_BLOCK;
  956. /******************************************************************************/
  957. /* PCI configuration registers. */
  958. /******************************************************************************/
  959. typedef struct {
  960. T3_16BIT_REGISTER VendorId;
  961. T3_16BIT_REGISTER DeviceId;
  962. T3_16BIT_REGISTER Command;
  963. T3_16BIT_REGISTER Status;
  964. T3_32BIT_REGISTER ClassCodeRevId;
  965. T3_8BIT_REGISTER CacheLineSize;
  966. T3_8BIT_REGISTER LatencyTimer;
  967. T3_8BIT_REGISTER HeaderType;
  968. T3_8BIT_REGISTER Bist;
  969. T3_32BIT_REGISTER MemBaseAddrLow;
  970. T3_32BIT_REGISTER MemBaseAddrHigh;
  971. LM_UINT8 Unused1[20];
  972. T3_16BIT_REGISTER SubsystemVendorId;
  973. T3_16BIT_REGISTER SubsystemId;
  974. T3_32BIT_REGISTER RomBaseAddr;
  975. T3_8BIT_REGISTER PciXCapiblityPtr;
  976. LM_UINT8 Unused2[7];
  977. T3_8BIT_REGISTER IntLine;
  978. T3_8BIT_REGISTER IntPin;
  979. T3_8BIT_REGISTER MinGnt;
  980. T3_8BIT_REGISTER MaxLat;
  981. T3_8BIT_REGISTER PciXCapabilities;
  982. T3_8BIT_REGISTER PmCapabilityPtr;
  983. T3_16BIT_REGISTER PciXCommand;
  984. T3_32BIT_REGISTER PciXStatus;
  985. T3_8BIT_REGISTER PmCapabilityId;
  986. T3_8BIT_REGISTER VpdCapabilityPtr;
  987. T3_16BIT_REGISTER PmCapabilities;
  988. T3_16BIT_REGISTER PmCtrlStatus;
  989. #define PM_CTRL_PME_STATUS BIT_15
  990. #define PM_CTRL_PME_ENABLE BIT_8
  991. #define PM_CTRL_PME_POWER_STATE_D0 0
  992. #define PM_CTRL_PME_POWER_STATE_D1 1
  993. #define PM_CTRL_PME_POWER_STATE_D2 2
  994. #define PM_CTRL_PME_POWER_STATE_D3H 3
  995. T3_8BIT_REGISTER BridgeSupportExt;
  996. T3_8BIT_REGISTER PmData;
  997. T3_8BIT_REGISTER VpdCapabilityId;
  998. T3_8BIT_REGISTER MsiCapabilityPtr;
  999. T3_16BIT_REGISTER VpdAddrFlag;
  1000. #define VPD_FLAG_WRITE (1 << 15)
  1001. #define VPD_FLAG_RW_MASK (1 << 15)
  1002. #define VPD_FLAG_READ 0
  1003. T3_32BIT_REGISTER VpdData;
  1004. T3_8BIT_REGISTER MsiCapabilityId;
  1005. T3_8BIT_REGISTER NextCapabilityPtr;
  1006. T3_16BIT_REGISTER MsiCtrl;
  1007. #define MSI_CTRL_64BIT_CAP (1 << 7)
  1008. #define MSI_CTRL_MSG_ENABLE(x) (x << 4)
  1009. #define MSI_CTRL_MSG_CAP(x) (x << 1)
  1010. #define MSI_CTRL_ENABLE (1 << 0)
  1011. T3_32BIT_REGISTER MsiAddrLow;
  1012. T3_32BIT_REGISTER MsiAddrHigh;
  1013. T3_16BIT_REGISTER MsiData;
  1014. T3_16BIT_REGISTER Unused3;
  1015. T3_32BIT_REGISTER MiscHostCtrl;
  1016. #define MISC_HOST_CTRL_CLEAR_INT BIT_0
  1017. #define MISC_HOST_CTRL_MASK_PCI_INT BIT_1
  1018. #define MISC_HOST_CTRL_ENABLE_ENDIAN_BYTE_SWAP BIT_2
  1019. #define MISC_HOST_CTRL_ENABLE_ENDIAN_WORD_SWAP BIT_3
  1020. #define MISC_HOST_CTRL_ENABLE_PCI_STATE_REG_RW BIT_4
  1021. #define MISC_HOST_CTRL_ENABLE_CLK_REG_RW BIT_5
  1022. #define MISC_HOST_CTRL_ENABLE_REG_WORD_SWAP BIT_6
  1023. #define MISC_HOST_CTRL_ENABLE_INDIRECT_ACCESS BIT_7
  1024. #define MISC_HOST_CTRL_ENABLE_INT_MASK_MODE BIT_8
  1025. #define MISC_HOST_CTRL_ENABLE_TAGGED_STATUS_MODE BIT_9
  1026. T3_32BIT_REGISTER DmaReadWriteCtrl;
  1027. #define DMA_CTRL_WRITE_BOUNDARY_MASK (BIT_11 | BIT_12 | BIT_13)
  1028. #define DMA_CTRL_WRITE_BOUNDARY_DISABLE 0
  1029. #define DMA_CTRL_WRITE_BOUNDARY_16 BIT_11
  1030. #define DMA_CTRL_WRITE_BOUNDARY_32 BIT_12
  1031. #define DMA_CTRL_WRITE_BOUNDARY_64 (BIT_12 | BIT_11)
  1032. #define DMA_CTRL_WRITE_BOUNDARY_128 BIT_13
  1033. #define DMA_CTRL_WRITE_BOUNDARY_256 (BIT_13 | BIT_11)
  1034. #define DMA_CTRL_WRITE_BOUNDARY_512 (BIT_13 | BIT_12)
  1035. #define DMA_CTRL_WRITE_BOUNDARY_1024 (BIT_13 | BIT_12 | BIT_11)
  1036. #define DMA_CTRL_WRITE_ONE_DMA_AT_ONCE BIT_14
  1037. T3_32BIT_REGISTER PciState;
  1038. #define T3_PCI_STATE_FORCE_PCI_RESET BIT_0
  1039. #define T3_PCI_STATE_INTERRUPT_NOT_ACTIVE BIT_1
  1040. #define T3_PCI_STATE_NOT_PCI_X_BUS BIT_2
  1041. #define T3_PCI_STATE_HIGH_BUS_SPEED BIT_3
  1042. #define T3_PCI_STATE_32BIT_PCI_BUS BIT_4
  1043. #define T3_PCI_STATE_PCI_ROM_ENABLE BIT_5
  1044. #define T3_PCI_STATE_PCI_ROM_RETRY_ENABLE BIT_6
  1045. #define T3_PCI_STATE_FLAT_VIEW BIT_8
  1046. #define T3_PCI_STATE_RETRY_SAME_DMA BIT_13
  1047. T3_32BIT_REGISTER ClockCtrl;
  1048. #define T3_PCI_CLKCTRL_TXCPU_CLK_DISABLE BIT_11
  1049. #define T3_PCI_CLKCTRL_RXCPU_CLK_DISABLE BIT_10
  1050. #define T3_PCI_CLKCTRL_CORE_CLK_DISABLE BIT_9
  1051. T3_32BIT_REGISTER RegBaseAddr;
  1052. T3_32BIT_REGISTER MemWindowBaseAddr;
  1053. #ifdef NIC_CPU_VIEW
  1054. /* These registers are ONLY visible to NIC CPU */
  1055. T3_32BIT_REGISTER PowerConsumed;
  1056. T3_32BIT_REGISTER PowerDissipated;
  1057. #else /* NIC_CPU_VIEW */
  1058. T3_32BIT_REGISTER RegData;
  1059. T3_32BIT_REGISTER MemWindowData;
  1060. #endif /* !NIC_CPU_VIEW */
  1061. T3_32BIT_REGISTER ModeCtrl;
  1062. T3_32BIT_REGISTER MiscCfg;
  1063. T3_32BIT_REGISTER MiscLocalCtrl;
  1064. T3_32BIT_REGISTER Unused4;
  1065. /* NOTE: Big/Little-endian clarification needed. Are these register */
  1066. /* in big or little endian formate. */
  1067. T3_64BIT_REGISTER StdRingProdIdx;
  1068. T3_64BIT_REGISTER RcvRetRingConIdx;
  1069. T3_64BIT_REGISTER SndProdIdx;
  1070. LM_UINT8 Unused5[80];
  1071. } T3_PCI_CONFIGURATION, *PT3_PCI_CONFIGURATION;
  1072. #define PCIX_CMD_MAX_SPLIT_MASK 0x0070
  1073. #define PCIX_CMD_MAX_SPLIT_SHL 4
  1074. #define PCIX_CMD_MAX_BURST_MASK 0x000c
  1075. #define PCIX_CMD_MAX_BURST_SHL 2
  1076. #define PCIX_CMD_MAX_BURST_CPIOB 2
  1077. /******************************************************************************/
  1078. /* Mac control registers. */
  1079. /******************************************************************************/
  1080. typedef struct {
  1081. /* MAC mode control. */
  1082. T3_32BIT_REGISTER Mode;
  1083. #define MAC_MODE_GLOBAL_RESET BIT_0
  1084. #define MAC_MODE_HALF_DUPLEX BIT_1
  1085. #define MAC_MODE_PORT_MODE_MASK (BIT_2 | BIT_3)
  1086. #define MAC_MODE_PORT_MODE_TBI (BIT_2 | BIT_3)
  1087. #define MAC_MODE_PORT_MODE_GMII BIT_3
  1088. #define MAC_MODE_PORT_MODE_MII BIT_2
  1089. #define MAC_MODE_PORT_MODE_NONE BIT_NONE
  1090. #define MAC_MODE_PORT_INTERNAL_LOOPBACK BIT_4
  1091. #define MAC_MODE_TAGGED_MAC_CONTROL BIT_7
  1092. #define MAC_MODE_TX_BURSTING BIT_8
  1093. #define MAC_MODE_MAX_DEFER BIT_9
  1094. #define MAC_MODE_LINK_POLARITY BIT_10
  1095. #define MAC_MODE_ENABLE_RX_STATISTICS BIT_11
  1096. #define MAC_MODE_CLEAR_RX_STATISTICS BIT_12
  1097. #define MAC_MODE_FLUSH_RX_STATISTICS BIT_13
  1098. #define MAC_MODE_ENABLE_TX_STATISTICS BIT_14
  1099. #define MAC_MODE_CLEAR_TX_STATISTICS BIT_15
  1100. #define MAC_MODE_FLUSH_TX_STATISTICS BIT_16
  1101. #define MAC_MODE_SEND_CONFIGS BIT_17
  1102. #define MAC_MODE_DETECT_MAGIC_PACKET_ENABLE BIT_18
  1103. #define MAC_MODE_ACPI_POWER_ON_ENABLE BIT_19
  1104. #define MAC_MODE_ENABLE_MIP BIT_20
  1105. #define MAC_MODE_ENABLE_TDE BIT_21
  1106. #define MAC_MODE_ENABLE_RDE BIT_22
  1107. #define MAC_MODE_ENABLE_FHDE BIT_23
  1108. /* MAC status */
  1109. T3_32BIT_REGISTER Status;
  1110. #define MAC_STATUS_PCS_SYNCED BIT_0
  1111. #define MAC_STATUS_SIGNAL_DETECTED BIT_1
  1112. #define MAC_STATUS_RECEIVING_CFG BIT_2
  1113. #define MAC_STATUS_CFG_CHANGED BIT_3
  1114. #define MAC_STATUS_SYNC_CHANGED BIT_4
  1115. #define MAC_STATUS_PORT_DECODE_ERROR BIT_10
  1116. #define MAC_STATUS_LINK_STATE_CHANGED BIT_12
  1117. #define MAC_STATUS_MI_COMPLETION BIT_22
  1118. #define MAC_STATUS_MI_INTERRUPT BIT_23
  1119. #define MAC_STATUS_AP_ERROR BIT_24
  1120. #define MAC_STATUS_ODI_ERROR BIT_25
  1121. #define MAC_STATUS_RX_STATS_OVERRUN BIT_26
  1122. #define MAC_STATUS_TX_STATS_OVERRUN BIT_27
  1123. /* Event Enable */
  1124. T3_32BIT_REGISTER MacEvent;
  1125. #define MAC_EVENT_ENABLE_PORT_DECODE_ERR BIT_10
  1126. #define MAC_EVENT_ENABLE_LINK_STATE_CHANGED_ATTN BIT_12
  1127. #define MAC_EVENT_ENABLE_MI_COMPLETION BIT_22
  1128. #define MAC_EVENT_ENABLE_MI_INTERRUPT BIT_23
  1129. #define MAC_EVENT_ENABLE_AP_ERROR BIT_24
  1130. #define MAC_EVENT_ENABLE_ODI_ERROR BIT_25
  1131. #define MAC_EVENT_ENABLE_RX_STATS_OVERRUN BIT_26
  1132. #define MAC_EVENT_ENABLE_TX_STATS_OVERRUN BIT_27
  1133. /* Led control. */
  1134. T3_32BIT_REGISTER LedCtrl;
  1135. #define LED_CTRL_OVERRIDE_LINK_LED BIT_0
  1136. #define LED_CTRL_1000MBPS_LED_ON BIT_1
  1137. #define LED_CTRL_100MBPS_LED_ON BIT_2
  1138. #define LED_CTRL_10MBPS_LED_ON BIT_3
  1139. #define LED_CTRL_OVERRIDE_TRAFFIC_LED BIT_4
  1140. #define LED_CTRL_BLINK_TRAFFIC_LED BIT_5
  1141. #define LED_CTRL_TRAFFIC_LED BIT_6
  1142. #define LED_CTRL_1000MBPS_LED_STATUS BIT_7
  1143. #define LED_CTRL_100MBPS_LED_STATUS BIT_8
  1144. #define LED_CTRL_10MBPS_LED_STATUS BIT_9
  1145. #define LED_CTRL_TRAFFIC_LED_STATUS BIT_10
  1146. #define LED_CTRL_MAC_MODE BIT_NONE
  1147. #define LED_CTRL_PHY_MODE_1 BIT_11
  1148. #define LED_CTRL_PHY_MODE_2 BIT_12
  1149. #define LED_CTRL_BLINK_RATE_MASK 0x7ff80000
  1150. #define LED_CTRL_OVERRIDE_BLINK_PERIOD BIT_19
  1151. #define LED_CTRL_OVERRIDE_BLINK_RATE BIT_31
  1152. /* MAC addresses. */
  1153. struct {
  1154. T3_32BIT_REGISTER High; /* Upper 2 bytes. */
  1155. T3_32BIT_REGISTER Low; /* Lower 4 bytes. */
  1156. } MacAddr[4];
  1157. /* ACPI Mbuf pointer. */
  1158. T3_32BIT_REGISTER AcpiMbufPtr;
  1159. /* ACPI Length and Offset. */
  1160. T3_32BIT_REGISTER AcpiLengthOffset;
  1161. #define ACPI_LENGTH_MASK 0xffff
  1162. #define ACPI_OFFSET_MASK 0x0fff0000
  1163. #define ACPI_LENGTH(x) x
  1164. #define ACPI_OFFSET(x) ((x) << 16)
  1165. /* Transmit random backoff. */
  1166. T3_32BIT_REGISTER TxBackoffSeed;
  1167. #define MAC_TX_BACKOFF_SEED_MASK 0x3ff
  1168. /* Receive MTU */
  1169. T3_32BIT_REGISTER MtuSize;
  1170. #define MAC_RX_MTU_MASK 0xffff
  1171. /* Gigabit PCS Test. */
  1172. T3_32BIT_REGISTER PcsTest;
  1173. #define MAC_PCS_TEST_DATA_PATTERN_MASK 0x0fffff
  1174. #define MAC_PCS_TEST_ENABLE BIT_20
  1175. /* Transmit Gigabit Auto-Negotiation. */
  1176. T3_32BIT_REGISTER TxAutoNeg;
  1177. #define MAC_AN_TX_AN_DATA_MASK 0xffff
  1178. /* Receive Gigabit Auto-Negotiation. */
  1179. T3_32BIT_REGISTER RxAutoNeg;
  1180. #define MAC_AN_RX_AN_DATA_MASK 0xffff
  1181. /* MI Communication. */
  1182. T3_32BIT_REGISTER MiCom;
  1183. #define MI_COM_CMD_MASK (BIT_26 | BIT_27)
  1184. #define MI_COM_CMD_WRITE BIT_26
  1185. #define MI_COM_CMD_READ BIT_27
  1186. #define MI_COM_READ_FAILED BIT_28
  1187. #define MI_COM_START BIT_29
  1188. #define MI_COM_BUSY BIT_29
  1189. #define MI_COM_PHY_ADDR_MASK 0x1f
  1190. #define MI_COM_FIRST_PHY_ADDR_BIT 21
  1191. #define MI_COM_PHY_REG_ADDR_MASK 0x1f
  1192. #define MI_COM_FIRST_PHY_REG_ADDR_BIT 16
  1193. #define MI_COM_PHY_DATA_MASK 0xffff
  1194. /* MI Status. */
  1195. T3_32BIT_REGISTER MiStatus;
  1196. #define MI_STATUS_ENABLE_LINK_STATUS_ATTN BIT_0
  1197. /* MI Mode. */
  1198. T3_32BIT_REGISTER MiMode;
  1199. #define MI_MODE_CLOCK_SPEED_10MHZ BIT_0
  1200. #define MI_MODE_USE_SHORT_PREAMBLE BIT_1
  1201. #define MI_MODE_AUTO_POLLING_ENABLE BIT_4
  1202. #define MI_MODE_CORE_CLOCK_SPEED_62MHZ BIT_15
  1203. /* Auto-polling status. */
  1204. T3_32BIT_REGISTER AutoPollStatus;
  1205. #define AUTO_POLL_ERROR BIT_0
  1206. /* Transmit MAC mode. */
  1207. T3_32BIT_REGISTER TxMode;
  1208. #define TX_MODE_RESET BIT_0
  1209. #define TX_MODE_ENABLE BIT_1
  1210. #define TX_MODE_ENABLE_FLOW_CONTROL BIT_4
  1211. #define TX_MODE_ENABLE_BIG_BACKOFF BIT_5
  1212. #define TX_MODE_ENABLE_LONG_PAUSE BIT_6
  1213. /* Transmit MAC status. */
  1214. T3_32BIT_REGISTER TxStatus;
  1215. #define TX_STATUS_RX_CURRENTLY_XOFFED BIT_0
  1216. #define TX_STATUS_SENT_XOFF BIT_1
  1217. #define TX_STATUS_SENT_XON BIT_2
  1218. #define TX_STATUS_LINK_UP BIT_3
  1219. #define TX_STATUS_ODI_UNDERRUN BIT_4
  1220. #define TX_STATUS_ODI_OVERRUN BIT_5
  1221. /* Transmit MAC length. */
  1222. T3_32BIT_REGISTER TxLengths;
  1223. #define TX_LEN_SLOT_TIME_MASK 0xff
  1224. #define TX_LEN_IPG_MASK 0x0f00
  1225. #define TX_LEN_IPG_CRS_MASK (BIT_12 | BIT_13)
  1226. /* Receive MAC mode. */
  1227. T3_32BIT_REGISTER RxMode;
  1228. #define RX_MODE_RESET BIT_0
  1229. #define RX_MODE_ENABLE BIT_1
  1230. #define RX_MODE_ENABLE_FLOW_CONTROL BIT_2
  1231. #define RX_MODE_KEEP_MAC_CONTROL BIT_3
  1232. #define RX_MODE_KEEP_PAUSE BIT_4
  1233. #define RX_MODE_ACCEPT_OVERSIZED BIT_5
  1234. #define RX_MODE_ACCEPT_RUNTS BIT_6
  1235. #define RX_MODE_LENGTH_CHECK BIT_7
  1236. #define RX_MODE_PROMISCUOUS_MODE BIT_8
  1237. #define RX_MODE_NO_CRC_CHECK BIT_9
  1238. #define RX_MODE_KEEP_VLAN_TAG BIT_10
  1239. /* Receive MAC status. */
  1240. T3_32BIT_REGISTER RxStatus;
  1241. #define RX_STATUS_REMOTE_TRANSMITTER_XOFFED BIT_0
  1242. #define RX_STATUS_XOFF_RECEIVED BIT_1
  1243. #define RX_STATUS_XON_RECEIVED BIT_2
  1244. /* Hash registers. */
  1245. T3_32BIT_REGISTER HashReg[4];
  1246. /* Receive placement rules registers. */
  1247. struct {
  1248. T3_32BIT_REGISTER Rule;
  1249. T3_32BIT_REGISTER Value;
  1250. } RcvRules[16];
  1251. #define RCV_DISABLE_RULE_MASK 0x7fffffff
  1252. #define RCV_RULE1_REJECT_BROADCAST_IDX 0x00
  1253. #define REJECT_BROADCAST_RULE1_RULE 0xc2000000
  1254. #define REJECT_BROADCAST_RULE1_VALUE 0xffffffff
  1255. #define RCV_RULE2_REJECT_BROADCAST_IDX 0x01
  1256. #define REJECT_BROADCAST_RULE2_RULE 0x86000004
  1257. #define REJECT_BROADCAST_RULE2_VALUE 0xffffffff
  1258. #if INCLUDE_5701_AX_FIX
  1259. #define RCV_LAST_RULE_IDX 0x04
  1260. #else
  1261. #define RCV_LAST_RULE_IDX 0x02
  1262. #endif
  1263. T3_32BIT_REGISTER RcvRuleCfg;
  1264. #define RX_RULE_DEFAULT_CLASS (1 << 3)
  1265. LM_UINT8 Reserved1[140];
  1266. T3_32BIT_REGISTER SerdesCfg;
  1267. T3_32BIT_REGISTER SerdesStatus;
  1268. LM_UINT8 Reserved2[104];
  1269. volatile LM_UINT8 TxMacState[16];
  1270. volatile LM_UINT8 RxMacState[20];
  1271. LM_UINT8 Reserved3[476];
  1272. T3_32BIT_REGISTER RxStats[26];
  1273. LM_UINT8 Reserved4[24];
  1274. T3_32BIT_REGISTER TxStats[28];
  1275. LM_UINT8 Reserved5[784];
  1276. } T3_MAC_CONTROL, *PT3_MAC_CONTROL;
  1277. /******************************************************************************/
  1278. /* Send data initiator control registers. */
  1279. /******************************************************************************/
  1280. typedef struct {
  1281. T3_32BIT_REGISTER Mode;
  1282. #define T3_SND_DATA_IN_MODE_RESET BIT_0
  1283. #define T3_SND_DATA_IN_MODE_ENABLE BIT_1
  1284. #define T3_SND_DATA_IN_MODE_STATS_OFLW_ATTN_ENABLE BIT_2
  1285. T3_32BIT_REGISTER Status;
  1286. #define T3_SND_DATA_IN_STATUS_STATS_OFLW_ATTN BIT_2
  1287. T3_32BIT_REGISTER StatsCtrl;
  1288. #define T3_SND_DATA_IN_STATS_CTRL_ENABLE BIT_0
  1289. #define T3_SND_DATA_IN_STATS_CTRL_FASTER_UPDATE BIT_1
  1290. #define T3_SND_DATA_IN_STATS_CTRL_CLEAR BIT_2
  1291. #define T3_SND_DATA_IN_STATS_CTRL_FLUSH BIT_3
  1292. #define T3_SND_DATA_IN_STATS_CTRL_FORCE_ZERO BIT_4
  1293. T3_32BIT_REGISTER StatsEnableMask;
  1294. T3_32BIT_REGISTER StatsIncMask;
  1295. LM_UINT8 Reserved[108];
  1296. T3_32BIT_REGISTER ClassOfServCnt[16];
  1297. T3_32BIT_REGISTER DmaReadQFullCnt;
  1298. T3_32BIT_REGISTER DmaPriorityReadQFullCnt;
  1299. T3_32BIT_REGISTER SdcQFullCnt;
  1300. T3_32BIT_REGISTER NicRingSetSendProdIdxCnt;
  1301. T3_32BIT_REGISTER StatusUpdatedCnt;
  1302. T3_32BIT_REGISTER InterruptsCnt;
  1303. T3_32BIT_REGISTER AvoidInterruptsCnt;
  1304. T3_32BIT_REGISTER SendThresholdHitCnt;
  1305. /* Unused space. */
  1306. LM_UINT8 Unused[800];
  1307. } T3_SEND_DATA_INITIATOR, *PT3_SEND_DATA_INITIATOR;
  1308. /******************************************************************************/
  1309. /* Send data completion control registers. */
  1310. /******************************************************************************/
  1311. typedef struct {
  1312. T3_32BIT_REGISTER Mode;
  1313. #define SND_DATA_COMP_MODE_RESET BIT_0
  1314. #define SND_DATA_COMP_MODE_ENABLE BIT_1
  1315. /* Unused space. */
  1316. LM_UINT8 Unused[1020];
  1317. } T3_SEND_DATA_COMPLETION, *PT3_SEND_DATA_COMPLETION;
  1318. /******************************************************************************/
  1319. /* Send BD Ring Selector Control Registers. */
  1320. /******************************************************************************/
  1321. typedef struct {
  1322. T3_32BIT_REGISTER Mode;
  1323. #define SND_BD_SEL_MODE_RESET BIT_0
  1324. #define SND_BD_SEL_MODE_ENABLE BIT_1
  1325. #define SND_BD_SEL_MODE_ATTN_ENABLE BIT_2
  1326. T3_32BIT_REGISTER Status;
  1327. #define SND_BD_SEL_STATUS_ERROR_ATTN BIT_2
  1328. T3_32BIT_REGISTER HwDiag;
  1329. /* Unused space. */
  1330. LM_UINT8 Unused1[52];
  1331. /* Send BD Ring Selector Local NIC Send BD Consumer Index. */
  1332. T3_32BIT_REGISTER NicSendBdSelConIdx[16];
  1333. /* Unused space. */
  1334. LM_UINT8 Unused2[896];
  1335. } T3_SEND_BD_SELECTOR, *PT3_SEND_BD_SELECTOR;
  1336. /******************************************************************************/
  1337. /* Send BD initiator control registers. */
  1338. /******************************************************************************/
  1339. typedef struct {
  1340. T3_32BIT_REGISTER Mode;
  1341. #define SND_BD_IN_MODE_RESET BIT_0
  1342. #define SND_BD_IN_MODE_ENABLE BIT_1
  1343. #define SND_BD_IN_MODE_ATTN_ENABLE BIT_2
  1344. T3_32BIT_REGISTER Status;
  1345. #define SND_BD_IN_STATUS_ERROR_ATTN BIT_2
  1346. /* Send BD initiator local NIC send BD producer index. */
  1347. T3_32BIT_REGISTER NicSendBdInProdIdx[16];
  1348. /* Unused space. */
  1349. LM_UINT8 Unused2[952];
  1350. } T3_SEND_BD_INITIATOR, *PT3_SEND_BD_INITIATOR;
  1351. /******************************************************************************/
  1352. /* Send BD Completion Control. */
  1353. /******************************************************************************/
  1354. typedef struct {
  1355. T3_32BIT_REGISTER Mode;
  1356. #define SND_BD_COMP_MODE_RESET BIT_0
  1357. #define SND_BD_COMP_MODE_ENABLE BIT_1
  1358. #define SND_BD_COMP_MODE_ATTN_ENABLE BIT_2
  1359. /* Unused space. */
  1360. LM_UINT8 Unused2[1020];
  1361. } T3_SEND_BD_COMPLETION, *PT3_SEND_BD_COMPLETION;
  1362. /******************************************************************************/
  1363. /* Receive list placement control registers. */
  1364. /******************************************************************************/
  1365. typedef struct {
  1366. /* Mode. */
  1367. T3_32BIT_REGISTER Mode;
  1368. #define RCV_LIST_PLMT_MODE_RESET BIT_0
  1369. #define RCV_LIST_PLMT_MODE_ENABLE BIT_1
  1370. #define RCV_LIST_PLMT_MODE_CLASS0_ATTN_ENABLE BIT_2
  1371. #define RCV_LIST_PLMT_MODE_MAPPING_OOR_ATTN_ENABLE BIT_3
  1372. #define RCV_LIST_PLMT_MODE_STATS_OFLOW_ATTN_ENABLE BIT_4
  1373. /* Status. */
  1374. T3_32BIT_REGISTER Status;
  1375. #define RCV_LIST_PLMT_STATUS_CLASS0_ATTN BIT_2
  1376. #define RCV_LIST_PLMT_STATUS_MAPPING_ATTN BIT_3
  1377. #define RCV_LIST_PLMT_STATUS_STATS_OFLOW_ATTN BIT_4
  1378. /* Receive selector list lock register. */
  1379. T3_32BIT_REGISTER Lock;
  1380. #define RCV_LIST_SEL_LOCK_REQUEST_MASK 0xffff
  1381. #define RCV_LIST_SEL_LOCK_GRANT_MASK 0xffff0000
  1382. /* Selector non-empty bits. */
  1383. T3_32BIT_REGISTER NonEmptyBits;
  1384. #define RCV_LIST_SEL_NON_EMPTY_MASK 0xffff
  1385. /* Receive list placement configuration register. */
  1386. T3_32BIT_REGISTER Config;
  1387. /* Receive List Placement statistics Control. */
  1388. T3_32BIT_REGISTER StatsCtrl;
  1389. #define RCV_LIST_STATS_ENABLE BIT_0
  1390. #define RCV_LIST_STATS_FAST_UPDATE BIT_1
  1391. /* Receive List Placement statistics Enable Mask. */
  1392. T3_32BIT_REGISTER StatsEnableMask;
  1393. /* Receive List Placement statistics Increment Mask. */
  1394. T3_32BIT_REGISTER StatsIncMask;
  1395. /* Unused space. */
  1396. LM_UINT8 Unused1[224];
  1397. struct {
  1398. T3_32BIT_REGISTER Head;
  1399. T3_32BIT_REGISTER Tail;
  1400. T3_32BIT_REGISTER Count;
  1401. /* Unused space. */
  1402. LM_UINT8 Unused[4];
  1403. } RcvSelectorList[16];
  1404. /* Local statistics counter. */
  1405. T3_32BIT_REGISTER ClassOfServCnt[16];
  1406. T3_32BIT_REGISTER DropDueToFilterCnt;
  1407. T3_32BIT_REGISTER DmaWriteQFullCnt;
  1408. T3_32BIT_REGISTER DmaHighPriorityWriteQFullCnt;
  1409. T3_32BIT_REGISTER NoMoreReceiveBdCnt;
  1410. T3_32BIT_REGISTER IfInDiscardsCnt;
  1411. T3_32BIT_REGISTER IfInErrorsCnt;
  1412. T3_32BIT_REGISTER RcvThresholdHitCnt;
  1413. /* Another unused space. */
  1414. LM_UINT8 Unused2[420];
  1415. } T3_RCV_LIST_PLACEMENT, *PT3_RCV_LIST_PLACEMENT;
  1416. /******************************************************************************/
  1417. /* Receive Data and Receive BD Initiator Control. */
  1418. /******************************************************************************/
  1419. typedef struct {
  1420. /* Mode. */
  1421. T3_32BIT_REGISTER Mode;
  1422. #define RCV_DATA_BD_IN_MODE_RESET BIT_0
  1423. #define RCV_DATA_BD_IN_MODE_ENABLE BIT_1
  1424. #define RCV_DATA_BD_IN_MODE_JUMBO_BD_NEEDED BIT_2
  1425. #define RCV_DATA_BD_IN_MODE_FRAME_TOO_BIG BIT_3
  1426. #define RCV_DATA_BD_IN_MODE_INVALID_RING_SIZE BIT_4
  1427. /* Status. */
  1428. T3_32BIT_REGISTER Status;
  1429. #define RCV_DATA_BD_IN_STATUS_JUMBO_BD_NEEDED BIT_2
  1430. #define RCV_DATA_BD_IN_STATUS_FRAME_TOO_BIG BIT_3
  1431. #define RCV_DATA_BD_IN_STATUS_INVALID_RING_SIZE BIT_4
  1432. /* Split frame minium size. */
  1433. T3_32BIT_REGISTER SplitFrameMinSize;
  1434. /* Unused space. */
  1435. LM_UINT8 Unused1[0x2440-0x240c];
  1436. /* Receive RCBs. */
  1437. T3_RCB JumboRcvRcb;
  1438. T3_RCB StdRcvRcb;
  1439. T3_RCB MiniRcvRcb;
  1440. /* Receive Data and Receive BD Ring Initiator Local NIC Receive */
  1441. /* BD Consumber Index. */
  1442. T3_32BIT_REGISTER NicJumboConIdx;
  1443. T3_32BIT_REGISTER NicStdConIdx;
  1444. T3_32BIT_REGISTER NicMiniConIdx;
  1445. /* Unused space. */
  1446. LM_UINT8 Unused2[4];
  1447. /* Receive Data and Receive BD Initiator Local Receive Return ProdIdx. */
  1448. T3_32BIT_REGISTER RcvDataBdProdIdx[16];
  1449. /* Receive Data and Receive BD Initiator Hardware Diagnostic. */
  1450. T3_32BIT_REGISTER HwDiag;
  1451. /* Unused space. */
  1452. LM_UINT8 Unused3[828];
  1453. } T3_RCV_DATA_BD_INITIATOR, *PT3_RCV_DATA_BD_INITIATOR;
  1454. /******************************************************************************/
  1455. /* Receive Data Completion Control Registes. */
  1456. /******************************************************************************/
  1457. typedef struct {
  1458. T3_32BIT_REGISTER Mode;
  1459. #define RCV_DATA_COMP_MODE_RESET BIT_0
  1460. #define RCV_DATA_COMP_MODE_ENABLE BIT_1
  1461. #define RCV_DATA_COMP_MODE_ATTN_ENABLE BIT_2
  1462. /* Unused spaced. */
  1463. LM_UINT8 Unused[1020];
  1464. } T3_RCV_DATA_COMPLETION, *PT3_RCV_DATA_COMPLETION;
  1465. /******************************************************************************/
  1466. /* Receive BD Initiator Control. */
  1467. /******************************************************************************/
  1468. typedef struct {
  1469. T3_32BIT_REGISTER Mode;
  1470. #define RCV_BD_IN_MODE_RESET BIT_0
  1471. #define RCV_BD_IN_MODE_ENABLE BIT_1
  1472. #define RCV_BD_IN_MODE_BD_IN_DIABLED_RCB_ATTN_ENABLE BIT_2
  1473. T3_32BIT_REGISTER Status;
  1474. #define RCV_BD_IN_STATUS_BD_IN_DIABLED_RCB_ATTN BIT_2
  1475. T3_32BIT_REGISTER NicJumboRcvProdIdx;
  1476. T3_32BIT_REGISTER NicStdRcvProdIdx;
  1477. T3_32BIT_REGISTER NicMiniRcvProdIdx;
  1478. T3_32BIT_REGISTER MiniRcvThreshold;
  1479. T3_32BIT_REGISTER StdRcvThreshold;
  1480. T3_32BIT_REGISTER JumboRcvThreshold;
  1481. /* Unused space. */
  1482. LM_UINT8 Unused[992];
  1483. } T3_RCV_BD_INITIATOR, *PT3_RCV_BD_INITIATOR;
  1484. /******************************************************************************/
  1485. /* Receive BD Completion Control Registers. */
  1486. /******************************************************************************/
  1487. typedef struct {
  1488. T3_32BIT_REGISTER Mode;
  1489. #define RCV_BD_COMP_MODE_RESET BIT_0
  1490. #define RCV_BD_COMP_MODE_ENABLE BIT_1
  1491. #define RCV_BD_COMP_MODE_ATTN_ENABLE BIT_2
  1492. T3_32BIT_REGISTER Status;
  1493. #define RCV_BD_COMP_STATUS_ERROR_ATTN BIT_2
  1494. T3_32BIT_REGISTER NicJumboRcvBdProdIdx;
  1495. T3_32BIT_REGISTER NicStdRcvBdProdIdx;
  1496. T3_32BIT_REGISTER NicMiniRcvBdProdIdx;
  1497. /* Unused space. */
  1498. LM_UINT8 Unused[1004];
  1499. } T3_RCV_BD_COMPLETION, *PT3_RCV_BD_COMPLETION;
  1500. /******************************************************************************/
  1501. /* Receive list selector control register. */
  1502. /******************************************************************************/
  1503. typedef struct {
  1504. T3_32BIT_REGISTER Mode;
  1505. #define RCV_LIST_SEL_MODE_RESET BIT_0
  1506. #define RCV_LIST_SEL_MODE_ENABLE BIT_1
  1507. #define RCV_LIST_SEL_MODE_ATTN_ENABLE BIT_2
  1508. T3_32BIT_REGISTER Status;
  1509. #define RCV_LIST_SEL_STATUS_ERROR_ATTN BIT_2
  1510. /* Unused space. */
  1511. LM_UINT8 Unused[1016];
  1512. } T3_RCV_LIST_SELECTOR, *PT3_RCV_LIST_SELECTOR;
  1513. /******************************************************************************/
  1514. /* Mbuf cluster free registers. */
  1515. /******************************************************************************/
  1516. typedef struct {
  1517. T3_32BIT_REGISTER Mode;
  1518. #define MBUF_CLUSTER_FREE_MODE_RESET BIT_0
  1519. #define MBUF_CLUSTER_FREE_MODE_ENABLE BIT_1
  1520. T3_32BIT_REGISTER Status;
  1521. /* Unused space. */
  1522. LM_UINT8 Unused[1016];
  1523. } T3_MBUF_CLUSTER_FREE, *PT3_MBUF_CLUSTER_FREE;
  1524. /******************************************************************************/
  1525. /* Host coalescing control registers. */
  1526. /******************************************************************************/
  1527. typedef struct {
  1528. /* Mode. */
  1529. T3_32BIT_REGISTER Mode;
  1530. #define HOST_COALESCE_RESET BIT_0
  1531. #define HOST_COALESCE_ENABLE BIT_1
  1532. #define HOST_COALESCE_ATTN BIT_2
  1533. #define HOST_COALESCE_NOW BIT_3
  1534. #define HOST_COALESCE_FULL_STATUS_MODE BIT_NONE
  1535. #define HOST_COALESCE_64_BYTE_STATUS_MODE BIT_7
  1536. #define HOST_COALESCE_32_BYTE_STATUS_MODE BIT_8
  1537. #define HOST_COALESCE_CLEAR_TICKS_ON_RX_BD_EVENT BIT_9
  1538. #define HOST_COALESCE_CLEAR_TICKS_ON_TX_BD_EVENT BIT_10
  1539. #define HOST_COALESCE_NO_INT_ON_COALESCE_NOW_MODE BIT_11
  1540. #define HOST_COALESCE_NO_INT_ON_FORCE_DMAD_MODE BIT_12
  1541. /* Status. */
  1542. T3_32BIT_REGISTER Status;
  1543. #define HOST_COALESCE_ERROR_ATTN BIT_2
  1544. /* Receive coalescing ticks. */
  1545. T3_32BIT_REGISTER RxCoalescingTicks;
  1546. /* Send coalescing ticks. */
  1547. T3_32BIT_REGISTER TxCoalescingTicks;
  1548. /* Receive max coalesced frames. */
  1549. T3_32BIT_REGISTER RxMaxCoalescedFrames;
  1550. /* Send max coalesced frames. */
  1551. T3_32BIT_REGISTER TxMaxCoalescedFrames;
  1552. /* Receive coalescing ticks during interrupt. */
  1553. T3_32BIT_REGISTER RxCoalescedTickDuringInt;
  1554. /* Send coalescing ticks during interrupt. */
  1555. T3_32BIT_REGISTER TxCoalescedTickDuringInt;
  1556. /* Receive max coalesced frames during interrupt. */
  1557. T3_32BIT_REGISTER RxMaxCoalescedFramesDuringInt;
  1558. /* Send max coalesced frames during interrupt. */
  1559. T3_32BIT_REGISTER TxMaxCoalescedFramesDuringInt;
  1560. /* Statistics tick. */
  1561. T3_32BIT_REGISTER StatsCoalescingTicks;
  1562. /* Unused space. */
  1563. LM_UINT8 Unused2[4];
  1564. /* Statistics host address. */
  1565. T3_64BIT_REGISTER StatsBlkHostAddr;
  1566. /* Status block host address.*/
  1567. T3_64BIT_REGISTER StatusBlkHostAddr;
  1568. /* Statistics NIC address. */
  1569. T3_32BIT_REGISTER StatsBlkNicAddr;
  1570. /* Statust block NIC address. */
  1571. T3_32BIT_REGISTER StatusBlkNicAddr;
  1572. /* Flow attention registers. */
  1573. T3_32BIT_REGISTER FlowAttn;
  1574. /* Unused space. */
  1575. LM_UINT8 Unused3[4];
  1576. T3_32BIT_REGISTER NicJumboRcvBdConIdx;
  1577. T3_32BIT_REGISTER NicStdRcvBdConIdx;
  1578. T3_32BIT_REGISTER NicMiniRcvBdConIdx;
  1579. /* Unused space. */
  1580. LM_UINT8 Unused4[36];
  1581. T3_32BIT_REGISTER NicRetProdIdx[16];
  1582. T3_32BIT_REGISTER NicSndBdConIdx[16];
  1583. /* Unused space. */
  1584. LM_UINT8 Unused5[768];
  1585. } T3_HOST_COALESCING, *PT3_HOST_COALESCING;
  1586. /******************************************************************************/
  1587. /* Memory arbiter registers. */
  1588. /******************************************************************************/
  1589. typedef struct {
  1590. T3_32BIT_REGISTER Mode;
  1591. #define T3_MEM_ARBITER_MODE_RESET BIT_0
  1592. #define T3_MEM_ARBITER_MODE_ENABLE BIT_1
  1593. T3_32BIT_REGISTER Status;
  1594. T3_32BIT_REGISTER ArbTrapAddrLow;
  1595. T3_32BIT_REGISTER ArbTrapAddrHigh;
  1596. /* Unused space. */
  1597. LM_UINT8 Unused[1008];
  1598. } T3_MEM_ARBITER, *PT3_MEM_ARBITER;
  1599. /******************************************************************************/
  1600. /* Buffer manager control register. */
  1601. /******************************************************************************/
  1602. typedef struct {
  1603. T3_32BIT_REGISTER Mode;
  1604. #define BUFMGR_MODE_RESET BIT_0
  1605. #define BUFMGR_MODE_ENABLE BIT_1
  1606. #define BUFMGR_MODE_ATTN_ENABLE BIT_2
  1607. #define BUFMGR_MODE_BM_TEST BIT_3
  1608. #define BUFMGR_MODE_MBUF_LOW_ATTN_ENABLE BIT_4
  1609. T3_32BIT_REGISTER Status;
  1610. #define BUFMGR_STATUS_ERROR BIT_2
  1611. #define BUFMGR_STATUS_MBUF_LOW BIT_4
  1612. T3_32BIT_REGISTER MbufPoolAddr;
  1613. T3_32BIT_REGISTER MbufPoolSize;
  1614. T3_32BIT_REGISTER MbufReadDmaLowWaterMark;
  1615. T3_32BIT_REGISTER MbufMacRxLowWaterMark;
  1616. T3_32BIT_REGISTER MbufHighWaterMark;
  1617. T3_32BIT_REGISTER RxCpuMbufAllocReq;
  1618. #define BUFMGR_MBUF_ALLOC_BIT BIT_31
  1619. T3_32BIT_REGISTER RxCpuMbufAllocResp;
  1620. T3_32BIT_REGISTER TxCpuMbufAllocReq;
  1621. T3_32BIT_REGISTER TxCpuMbufAllocResp;
  1622. T3_32BIT_REGISTER DmaDescPoolAddr;
  1623. T3_32BIT_REGISTER DmaDescPoolSize;
  1624. T3_32BIT_REGISTER DmaLowWaterMark;
  1625. T3_32BIT_REGISTER DmaHighWaterMark;
  1626. T3_32BIT_REGISTER RxCpuDmaAllocReq;
  1627. T3_32BIT_REGISTER RxCpuDmaAllocResp;
  1628. T3_32BIT_REGISTER TxCpuDmaAllocReq;
  1629. T3_32BIT_REGISTER TxCpuDmaAllocResp;
  1630. T3_32BIT_REGISTER Hwdiag[3];
  1631. /* Unused space. */
  1632. LM_UINT8 Unused[936];
  1633. } T3_BUFFER_MANAGER, *PT3_BUFFER_MANAGER;
  1634. /******************************************************************************/
  1635. /* Read DMA control registers. */
  1636. /******************************************************************************/
  1637. typedef struct {
  1638. T3_32BIT_REGISTER Mode;
  1639. #define DMA_READ_MODE_RESET BIT_0
  1640. #define DMA_READ_MODE_ENABLE BIT_1
  1641. #define DMA_READ_MODE_TARGET_ABORT_ATTN_ENABLE BIT_2
  1642. #define DMA_READ_MODE_MASTER_ABORT_ATTN_ENABLE BIT_3
  1643. #define DMA_READ_MODE_PARITY_ERROR_ATTN_ENABLE BIT_4
  1644. #define DMA_READ_MODE_ADDR_OVERFLOW_ATTN_ENABLE BIT_5
  1645. #define DMA_READ_MODE_FIFO_OVERRUN_ATTN_ENABLE BIT_6
  1646. #define DMA_READ_MODE_FIFO_UNDERRUN_ATTN_ENABLE BIT_7
  1647. #define DMA_READ_MODE_FIFO_OVERREAD_ATTN_ENABLE BIT_8
  1648. #define DMA_READ_MODE_LONG_READ_ATTN_ENABLE BIT_9
  1649. #define DMA_READ_MODE_SPLIT_ENABLE BIT_11
  1650. #define DMA_READ_MODE_SPLIT_RESET BIT_12
  1651. T3_32BIT_REGISTER Status;
  1652. #define DMA_READ_STATUS_TARGET_ABORT_ATTN BIT_2
  1653. #define DMA_READ_STATUS_MASTER_ABORT_ATTN BIT_3
  1654. #define DMA_READ_STATUS_PARITY_ERROR_ATTN BIT_4
  1655. #define DMA_READ_STATUS_ADDR_OVERFLOW_ATTN BIT_5
  1656. #define DMA_READ_STATUS_FIFO_OVERRUN_ATTN BIT_6
  1657. #define DMA_READ_STATUS_FIFO_UNDERRUN_ATTN BIT_7
  1658. #define DMA_READ_STATUS_FIFO_OVERREAD_ATTN BIT_8
  1659. #define DMA_READ_STATUS_LONG_READ_ATTN BIT_9
  1660. /* Unused space. */
  1661. LM_UINT8 Unused[1016];
  1662. } T3_DMA_READ, *PT3_DMA_READ;
  1663. typedef union T3_CPU
  1664. {
  1665. struct
  1666. {
  1667. T3_32BIT_REGISTER mode;
  1668. #define CPU_MODE_HALT BIT_10
  1669. #define CPU_MODE_RESET BIT_0
  1670. T3_32BIT_REGISTER state;
  1671. T3_32BIT_REGISTER EventMask;
  1672. T3_32BIT_REGISTER reserved1[4];
  1673. T3_32BIT_REGISTER PC;
  1674. T3_32BIT_REGISTER Instruction;
  1675. T3_32BIT_REGISTER SpadUnderflow;
  1676. T3_32BIT_REGISTER WatchdogClear;
  1677. T3_32BIT_REGISTER WatchdogVector;
  1678. T3_32BIT_REGISTER WatchdogSavedPC;
  1679. T3_32BIT_REGISTER HardwareBp;
  1680. T3_32BIT_REGISTER reserved2[3];
  1681. T3_32BIT_REGISTER WatchdogSavedState;
  1682. T3_32BIT_REGISTER LastBrchAddr;
  1683. T3_32BIT_REGISTER SpadUnderflowSet;
  1684. T3_32BIT_REGISTER reserved3[(0x200-0x50)/4];
  1685. T3_32BIT_REGISTER Regs[32];
  1686. T3_32BIT_REGISTER reserved4[(0x400-0x280)/4];
  1687. }reg;
  1688. }T3_CPU, *PT3_CPU;
  1689. /******************************************************************************/
  1690. /* Write DMA control registers. */
  1691. /******************************************************************************/
  1692. typedef struct {
  1693. T3_32BIT_REGISTER Mode;
  1694. #define DMA_WRITE_MODE_RESET BIT_0
  1695. #define DMA_WRITE_MODE_ENABLE BIT_1
  1696. #define DMA_WRITE_MODE_TARGET_ABORT_ATTN_ENABLE BIT_2
  1697. #define DMA_WRITE_MODE_MASTER_ABORT_ATTN_ENABLE BIT_3
  1698. #define DMA_WRITE_MODE_PARITY_ERROR_ATTN_ENABLE BIT_4
  1699. #define DMA_WRITE_MODE_ADDR_OVERFLOW_ATTN_ENABLE BIT_5
  1700. #define DMA_WRITE_MODE_FIFO_OVERRUN_ATTN_ENABLE BIT_6
  1701. #define DMA_WRITE_MODE_FIFO_UNDERRUN_ATTN_ENABLE BIT_7
  1702. #define DMA_WRITE_MODE_FIFO_OVERREAD_ATTN_ENABLE BIT_8
  1703. #define DMA_WRITE_MODE_LONG_READ_ATTN_ENABLE BIT_9
  1704. T3_32BIT_REGISTER Status;
  1705. #define DMA_WRITE_STATUS_TARGET_ABORT_ATTN BIT_2
  1706. #define DMA_WRITE_STATUS_MASTER_ABORT_ATTN BIT_3
  1707. #define DMA_WRITE_STATUS_PARITY_ERROR_ATTN BIT_4
  1708. #define DMA_WRITE_STATUS_ADDR_OVERFLOW_ATTN BIT_5
  1709. #define DMA_WRITE_STATUS_FIFO_OVERRUN_ATTN BIT_6
  1710. #define DMA_WRITE_STATUS_FIFO_UNDERRUN_ATTN BIT_7
  1711. #define DMA_WRITE_STATUS_FIFO_OVERREAD_ATTN BIT_8
  1712. #define DMA_WRITE_STATUS_LONG_READ_ATTN BIT_9
  1713. /* Unused space. */
  1714. LM_UINT8 Unused[1016];
  1715. } T3_DMA_WRITE, *PT3_DMA_WRITE;
  1716. /******************************************************************************/
  1717. /* Mailbox registers. */
  1718. /******************************************************************************/
  1719. typedef struct {
  1720. /* Interrupt mailbox registers. */
  1721. T3_64BIT_REGISTER Interrupt[4];
  1722. /* General mailbox registers. */
  1723. T3_64BIT_REGISTER General[8];
  1724. /* Reload statistics mailbox. */
  1725. T3_64BIT_REGISTER ReloadStat;
  1726. /* Receive BD ring producer index registers. */
  1727. T3_64BIT_REGISTER RcvStdProdIdx;
  1728. T3_64BIT_REGISTER RcvJumboProdIdx;
  1729. T3_64BIT_REGISTER RcvMiniProdIdx;
  1730. /* Receive return ring consumer index registers. */
  1731. T3_64BIT_REGISTER RcvRetConIdx[16];
  1732. /* Send BD ring host producer index registers. */
  1733. T3_64BIT_REGISTER SendHostProdIdx[16];
  1734. /* Send BD ring nic producer index registers. */
  1735. T3_64BIT_REGISTER SendNicProdIdx[16];
  1736. }T3_MAILBOX, *PT3_MAILBOX;
  1737. typedef struct {
  1738. T3_MAILBOX Mailbox;
  1739. /* Priority mailbox registers. */
  1740. T3_32BIT_REGISTER HighPriorityEventVector;
  1741. T3_32BIT_REGISTER HighPriorityEventMask;
  1742. T3_32BIT_REGISTER LowPriorityEventVector;
  1743. T3_32BIT_REGISTER LowPriorityEventMask;
  1744. /* Unused space. */
  1745. LM_UINT8 Unused[496];
  1746. } T3_GRC_MAILBOX, *PT3_GRC_MAILBOX;
  1747. /******************************************************************************/
  1748. /* Flow through queues. */
  1749. /******************************************************************************/
  1750. typedef struct {
  1751. T3_32BIT_REGISTER Reset;
  1752. LM_UINT8 Unused[12];
  1753. T3_32BIT_REGISTER DmaNormalReadFtqCtrl;
  1754. T3_32BIT_REGISTER DmaNormalReadFtqFullCnt;
  1755. T3_32BIT_REGISTER DmaNormalReadFtqFifoEnqueueDequeue;
  1756. T3_32BIT_REGISTER DmaNormalReadFtqFifoWritePeek;
  1757. T3_32BIT_REGISTER DmaHighReadFtqCtrl;
  1758. T3_32BIT_REGISTER DmaHighReadFtqFullCnt;
  1759. T3_32BIT_REGISTER DmaHighReadFtqFifoEnqueueDequeue;
  1760. T3_32BIT_REGISTER DmaHighReadFtqFifoWritePeek;
  1761. T3_32BIT_REGISTER DmaCompDiscardFtqCtrl;
  1762. T3_32BIT_REGISTER DmaCompDiscardFtqFullCnt;
  1763. T3_32BIT_REGISTER DmaCompDiscardFtqFifoEnqueueDequeue;
  1764. T3_32BIT_REGISTER DmaCompDiscardFtqFifoWritePeek;
  1765. T3_32BIT_REGISTER SendBdCompFtqCtrl;
  1766. T3_32BIT_REGISTER SendBdCompFtqFullCnt;
  1767. T3_32BIT_REGISTER SendBdCompFtqFifoEnqueueDequeue;
  1768. T3_32BIT_REGISTER SendBdCompFtqFifoWritePeek;
  1769. T3_32BIT_REGISTER SendDataInitiatorFtqCtrl;
  1770. T3_32BIT_REGISTER SendDataInitiatorFtqFullCnt;
  1771. T3_32BIT_REGISTER SendDataInitiatorFtqFifoEnqueueDequeue;
  1772. T3_32BIT_REGISTER SendDataInitiatorFtqFifoWritePeek;
  1773. T3_32BIT_REGISTER DmaNormalWriteFtqCtrl;
  1774. T3_32BIT_REGISTER DmaNormalWriteFtqFullCnt;
  1775. T3_32BIT_REGISTER DmaNormalWriteFtqFifoEnqueueDequeue;
  1776. T3_32BIT_REGISTER DmaNormalWriteFtqFifoWritePeek;
  1777. T3_32BIT_REGISTER DmaHighWriteFtqCtrl;
  1778. T3_32BIT_REGISTER DmaHighWriteFtqFullCnt;
  1779. T3_32BIT_REGISTER DmaHighWriteFtqFifoEnqueueDequeue;
  1780. T3_32BIT_REGISTER DmaHighWriteFtqFifoWritePeek;
  1781. T3_32BIT_REGISTER SwType1FtqCtrl;
  1782. T3_32BIT_REGISTER SwType1FtqFullCnt;
  1783. T3_32BIT_REGISTER SwType1FtqFifoEnqueueDequeue;
  1784. T3_32BIT_REGISTER SwType1FtqFifoWritePeek;
  1785. T3_32BIT_REGISTER SendDataCompFtqCtrl;
  1786. T3_32BIT_REGISTER SendDataCompFtqFullCnt;
  1787. T3_32BIT_REGISTER SendDataCompFtqFifoEnqueueDequeue;
  1788. T3_32BIT_REGISTER SendDataCompFtqFifoWritePeek;
  1789. T3_32BIT_REGISTER HostCoalesceFtqCtrl;
  1790. T3_32BIT_REGISTER HostCoalesceFtqFullCnt;
  1791. T3_32BIT_REGISTER HostCoalesceFtqFifoEnqueueDequeue;
  1792. T3_32BIT_REGISTER HostCoalesceFtqFifoWritePeek;
  1793. T3_32BIT_REGISTER MacTxFtqCtrl;
  1794. T3_32BIT_REGISTER MacTxFtqFullCnt;
  1795. T3_32BIT_REGISTER MacTxFtqFifoEnqueueDequeue;
  1796. T3_32BIT_REGISTER MacTxFtqFifoWritePeek;
  1797. T3_32BIT_REGISTER MbufClustFreeFtqCtrl;
  1798. T3_32BIT_REGISTER MbufClustFreeFtqFullCnt;
  1799. T3_32BIT_REGISTER MbufClustFreeFtqFifoEnqueueDequeue;
  1800. T3_32BIT_REGISTER MbufClustFreeFtqFifoWritePeek;
  1801. T3_32BIT_REGISTER RcvBdCompFtqCtrl;
  1802. T3_32BIT_REGISTER RcvBdCompFtqFullCnt;
  1803. T3_32BIT_REGISTER RcvBdCompFtqFifoEnqueueDequeue;
  1804. T3_32BIT_REGISTER RcvBdCompFtqFifoWritePeek;
  1805. T3_32BIT_REGISTER RcvListPlmtFtqCtrl;
  1806. T3_32BIT_REGISTER RcvListPlmtFtqFullCnt;
  1807. T3_32BIT_REGISTER RcvListPlmtFtqFifoEnqueueDequeue;
  1808. T3_32BIT_REGISTER RcvListPlmtFtqFifoWritePeek;
  1809. T3_32BIT_REGISTER RcvDataBdInitiatorFtqCtrl;
  1810. T3_32BIT_REGISTER RcvDataBdInitiatorFtqFullCnt;
  1811. T3_32BIT_REGISTER RcvDataBdInitiatorFtqFifoEnqueueDequeue;
  1812. T3_32BIT_REGISTER RcvDataBdInitiatorFtqFifoWritePeek;
  1813. T3_32BIT_REGISTER RcvDataCompFtqCtrl;
  1814. T3_32BIT_REGISTER RcvDataCompFtqFullCnt;
  1815. T3_32BIT_REGISTER RcvDataCompFtqFifoEnqueueDequeue;
  1816. T3_32BIT_REGISTER RcvDataCompFtqFifoWritePeek;
  1817. T3_32BIT_REGISTER SwType2FtqCtrl;
  1818. T3_32BIT_REGISTER SwType2FtqFullCnt;
  1819. T3_32BIT_REGISTER SwType2FtqFifoEnqueueDequeue;
  1820. T3_32BIT_REGISTER SwType2FtqFifoWritePeek;
  1821. /* Unused space. */
  1822. LM_UINT8 Unused2[736];
  1823. } T3_FTQ, *PT3_FTQ;
  1824. /******************************************************************************/
  1825. /* Message signaled interrupt registers. */
  1826. /******************************************************************************/
  1827. typedef struct {
  1828. T3_32BIT_REGISTER Mode;
  1829. #define MSI_MODE_RESET BIT_0
  1830. #define MSI_MODE_ENABLE BIT_1
  1831. T3_32BIT_REGISTER Status;
  1832. T3_32BIT_REGISTER MsiFifoAccess;
  1833. /* Unused space. */
  1834. LM_UINT8 Unused[1012];
  1835. } T3_MSG_SIGNALED_INT, *PT3_MSG_SIGNALED_INT;
  1836. /******************************************************************************/
  1837. /* DMA Completion registes. */
  1838. /******************************************************************************/
  1839. typedef struct {
  1840. T3_32BIT_REGISTER Mode;
  1841. #define DMA_COMP_MODE_RESET BIT_0
  1842. #define DMA_COMP_MODE_ENABLE BIT_1
  1843. /* Unused space. */
  1844. LM_UINT8 Unused[1020];
  1845. } T3_DMA_COMPLETION, *PT3_DMA_COMPLETION;
  1846. /******************************************************************************/
  1847. /* GRC registers. */
  1848. /******************************************************************************/
  1849. typedef struct {
  1850. /* Mode control register. */
  1851. T3_32BIT_REGISTER Mode;
  1852. #define GRC_MODE_UPDATE_ON_COALESCING BIT_0
  1853. #define GRC_MODE_BYTE_SWAP_NON_FRAME_DATA BIT_1
  1854. #define GRC_MODE_WORD_SWAP_NON_FRAME_DATA BIT_2
  1855. #define GRC_MODE_BYTE_SWAP_DATA BIT_4
  1856. #define GRC_MODE_WORD_SWAP_DATA BIT_5
  1857. #define GRC_MODE_SPLIT_HEADER_MODE BIT_8
  1858. #define GRC_MODE_NO_FRAME_CRACKING BIT_9
  1859. #define GRC_MODE_INCLUDE_CRC BIT_10
  1860. #define GRC_MODE_ALLOW_BAD_FRAMES BIT_11
  1861. #define GRC_MODE_NO_INTERRUPT_ON_SENDS BIT_13
  1862. #define GRC_MODE_NO_INTERRUPT_ON_RECEIVE BIT_14
  1863. #define GRC_MODE_FORCE_32BIT_PCI_BUS_MODE BIT_15
  1864. #define GRC_MODE_HOST_STACK_UP BIT_16
  1865. #define GRC_MODE_HOST_SEND_BDS BIT_17
  1866. #define GRC_MODE_TX_NO_PSEUDO_HEADER_CHKSUM BIT_20
  1867. #define GRC_MODE_RX_NO_PSEUDO_HEADER_CHKSUM BIT_23
  1868. #define GRC_MODE_INT_ON_TX_CPU_ATTN BIT_24
  1869. #define GRC_MODE_INT_ON_RX_CPU_ATTN BIT_25
  1870. #define GRC_MODE_INT_ON_MAC_ATTN BIT_26
  1871. #define GRC_MODE_INT_ON_DMA_ATTN BIT_27
  1872. #define GRC_MODE_INT_ON_FLOW_ATTN BIT_28
  1873. #define GRC_MODE_4X_NIC_BASED_SEND_RINGS BIT_29
  1874. #define GRC_MODE_MULTICAST_FRAME_ENABLE BIT_30
  1875. /* Misc configuration register. */
  1876. T3_32BIT_REGISTER MiscCfg;
  1877. #define GRC_MISC_CFG_CORE_CLOCK_RESET BIT_0
  1878. #define GRC_MISC_PRESCALAR_TIMER_MASK 0xfe
  1879. #define GRC_MISC_BD_ID_MASK 0x0001e000
  1880. #define GRC_MISC_BD_ID_5700 0x0001e000
  1881. #define GRC_MISC_BD_ID_5701 0x00000000
  1882. #define GRC_MISC_BD_ID_5703 0x00000000
  1883. #define GRC_MISC_BD_ID_5703S 0x00002000
  1884. #define GRC_MISC_BD_ID_5702FE 0x00004000
  1885. #define GRC_MISC_BD_ID_5704 0x00000000
  1886. #define GRC_MISC_BD_ID_5704CIOBE 0x00004000
  1887. /* Miscellaneous local control register. */
  1888. T3_32BIT_REGISTER LocalCtrl;
  1889. #define GRC_MISC_LOCAL_CTRL_INT_ACTIVE BIT_0
  1890. #define GRC_MISC_LOCAL_CTRL_CLEAR_INT BIT_1
  1891. #define GRC_MISC_LOCAL_CTRL_SET_INT BIT_2
  1892. #define GRC_MISC_LOCAL_CTRL_INT_ON_ATTN BIT_3
  1893. #define GRC_MISC_LOCAL_CTRL_GPIO_INPUT0 BIT_8
  1894. #define GRC_MISC_LOCAL_CTRL_GPIO_INPUT1 BIT_9
  1895. #define GRC_MISC_LOCAL_CTRL_GPIO_INPUT2 BIT_10
  1896. #define GRC_MISC_LOCAL_CTRL_GPIO_OE0 BIT_11
  1897. #define GRC_MISC_LOCAL_CTRL_GPIO_OE1 BIT_12
  1898. #define GRC_MISC_LOCAL_CTRL_GPIO_OE2 BIT_13
  1899. #define GRC_MISC_LOCAL_CTRL_GPIO_OUTPUT0 BIT_14
  1900. #define GRC_MISC_LOCAL_CTRL_GPIO_OUTPUT1 BIT_15
  1901. #define GRC_MISC_LOCAL_CTRL_GPIO_OUTPUT2 BIT_16
  1902. #define GRC_MISC_LOCAL_CTRL_ENABLE_EXT_MEMORY BIT_17
  1903. #define GRC_MISC_LOCAL_CTRL_BANK_SELECT BIT_21
  1904. #define GRC_MISC_LOCAL_CTRL_SSRAM_TYPE BIT_22
  1905. #define GRC_MISC_MEMSIZE_256K 0
  1906. #define GRC_MISC_MEMSIZE_512K (1 << 18)
  1907. #define GRC_MISC_MEMSIZE_1024K (2 << 18)
  1908. #define GRC_MISC_MEMSIZE_2048K (3 << 18)
  1909. #define GRC_MISC_MEMSIZE_4096K (4 << 18)
  1910. #define GRC_MISC_MEMSIZE_8192K (5 << 18)
  1911. #define GRC_MISC_MEMSIZE_16M (6 << 18)
  1912. #define GRC_MISC_LOCAL_CTRL_AUTO_SEEPROM BIT_24
  1913. T3_32BIT_REGISTER Timer;
  1914. T3_32BIT_REGISTER RxCpuEvent;
  1915. T3_32BIT_REGISTER RxTimerRef;
  1916. T3_32BIT_REGISTER RxCpuSemaphore;
  1917. T3_32BIT_REGISTER RemoteRxCpuAttn;
  1918. T3_32BIT_REGISTER TxCpuEvent;
  1919. T3_32BIT_REGISTER TxTimerRef;
  1920. T3_32BIT_REGISTER TxCpuSemaphore;
  1921. T3_32BIT_REGISTER RemoteTxCpuAttn;
  1922. T3_64BIT_REGISTER MemoryPowerUp;
  1923. T3_32BIT_REGISTER EepromAddr;
  1924. #define SEEPROM_ADDR_WRITE 0
  1925. #define SEEPROM_ADDR_READ (1 << 31)
  1926. #define SEEPROM_ADDR_RW_MASK 0x80000000
  1927. #define SEEPROM_ADDR_COMPLETE (1 << 30)
  1928. #define SEEPROM_ADDR_FSM_RESET (1 << 29)
  1929. #define SEEPROM_ADDR_DEV_ID(x) (x << 26)
  1930. #define SEEPROM_ADDR_DEV_ID_MASK 0x1c000000
  1931. #define SEEPROM_ADDR_START (1 << 25)
  1932. #define SEEPROM_ADDR_CLK_PERD(x) (x << 16)
  1933. #define SEEPROM_ADDR_ADDRESS(x) (x & 0xfffc)
  1934. #define SEEPROM_ADDR_ADDRESS_MASK 0x0000ffff
  1935. #define SEEPROM_CLOCK_PERIOD 60
  1936. #define SEEPROM_CHIP_SIZE (64 * 1024)
  1937. T3_32BIT_REGISTER EepromData;
  1938. T3_32BIT_REGISTER EepromCtrl;
  1939. T3_32BIT_REGISTER MdiCtrl;
  1940. T3_32BIT_REGISTER SepromDelay;
  1941. /* Unused space. */
  1942. LM_UINT8 Unused[948];
  1943. } T3_GRC, *PT3_GRC;
  1944. /******************************************************************************/
  1945. /* NVRAM control registers. */
  1946. /******************************************************************************/
  1947. typedef struct
  1948. {
  1949. T3_32BIT_REGISTER Cmd;
  1950. #define NVRAM_CMD_RESET BIT_0
  1951. #define NVRAM_CMD_DONE BIT_3
  1952. #define NVRAM_CMD_DO_IT BIT_4
  1953. #define NVRAM_CMD_WR BIT_5
  1954. #define NVRAM_CMD_RD BIT_NONE
  1955. #define NVRAM_CMD_ERASE BIT_6
  1956. #define NVRAM_CMD_FIRST BIT_7
  1957. #define NVRAM_CMD_LAST BIT_8
  1958. T3_32BIT_REGISTER Status;
  1959. T3_32BIT_REGISTER WriteData;
  1960. T3_32BIT_REGISTER Addr;
  1961. #define NVRAM_ADDRESS_MASK 0xffffff
  1962. T3_32BIT_REGISTER ReadData;
  1963. /* Flash config 1 register. */
  1964. T3_32BIT_REGISTER Config1;
  1965. #define FLASH_INTERFACE_ENABLE BIT_0
  1966. #define FLASH_SSRAM_BUFFERRED_MODE BIT_1
  1967. #define FLASH_PASS_THRU_MODE BIT_2
  1968. #define FLASH_BIT_BANG_MODE BIT_3
  1969. #define FLASH_COMPAT_BYPASS BIT_31
  1970. /* Buffered flash (Atmel: AT45DB011B) specific information */
  1971. #define BUFFERED_FLASH_PAGE_POS 9
  1972. #define BUFFERED_FLASH_BYTE_ADDR_MASK ((1<<BUFFERED_FLASH_PAGE_POS) - 1)
  1973. #define BUFFERED_FLASH_PAGE_SIZE 264
  1974. #define BUFFERED_FLASH_PHY_PAGE_SIZE 512
  1975. T3_32BIT_REGISTER Config2;
  1976. T3_32BIT_REGISTER Config3;
  1977. T3_32BIT_REGISTER SwArb;
  1978. #define SW_ARB_REQ_SET0 BIT_0
  1979. #define SW_ARB_REQ_SET1 BIT_1
  1980. #define SW_ARB_REQ_SET2 BIT_2
  1981. #define SW_ARB_REQ_SET3 BIT_3
  1982. #define SW_ARB_REQ_CLR0 BIT_4
  1983. #define SW_ARB_REQ_CLR1 BIT_5
  1984. #define SW_ARB_REQ_CLR2 BIT_6
  1985. #define SW_ARB_REQ_CLR3 BIT_7
  1986. #define SW_ARB_GNT0 BIT_8
  1987. #define SW_ARB_GNT1 BIT_9
  1988. #define SW_ARB_GNT2 BIT_10
  1989. #define SW_ARB_GNT3 BIT_11
  1990. #define SW_ARB_REQ0 BIT_12
  1991. #define SW_ARB_REQ1 BIT_13
  1992. #define SW_ARB_REQ2 BIT_14
  1993. #define SW_ARB_REQ3 BIT_15
  1994. /* Unused space. */
  1995. LM_UINT8 Unused[988];
  1996. } T3_NVRAM, *PT3_NVRAM;
  1997. /******************************************************************************/
  1998. /* NIC's internal memory. */
  1999. /******************************************************************************/
  2000. typedef struct {
  2001. /* Page zero for the internal CPUs. */
  2002. LM_UINT8 PageZero[0x100]; /* 0x0000 */
  2003. /* Send RCBs. */
  2004. T3_RCB SendRcb[16]; /* 0x0100 */
  2005. /* Receive Return RCBs. */
  2006. T3_RCB RcvRetRcb[16]; /* 0x0200 */
  2007. /* Statistics block. */
  2008. T3_STATS_BLOCK StatsBlk; /* 0x0300 */
  2009. /* Status block. */
  2010. T3_STATUS_BLOCK StatusBlk; /* 0x0b00 */
  2011. /* Reserved for software. */
  2012. LM_UINT8 Reserved[1200]; /* 0x0b50 */
  2013. /* Unmapped region. */
  2014. LM_UINT8 Unmapped[4096]; /* 0x1000 */
  2015. /* DMA descriptors. */
  2016. LM_UINT8 DmaDesc[8192]; /* 0x2000 */
  2017. /* Buffer descriptors. */
  2018. LM_UINT8 BufferDesc[16384]; /* 0x4000 */
  2019. } T3_FIRST_32K_SRAM, *PT3_FIRST_32K_SRAM;
  2020. /******************************************************************************/
  2021. /* Memory layout. */
  2022. /******************************************************************************/
  2023. typedef struct {
  2024. /* PCI configuration registers. */
  2025. T3_PCI_CONFIGURATION PciCfg;
  2026. /* Unused. */
  2027. LM_UINT8 Unused1[0x100]; /* 0x0100 */
  2028. /* Mailbox . */
  2029. T3_MAILBOX Mailbox; /* 0x0200 */
  2030. /* MAC control registers. */
  2031. T3_MAC_CONTROL MacCtrl; /* 0x0400 */
  2032. /* Send data initiator control registers. */
  2033. T3_SEND_DATA_INITIATOR SndDataIn; /* 0x0c00 */
  2034. /* Send data completion Control registers. */
  2035. T3_SEND_DATA_COMPLETION SndDataComp; /* 0x1000 */
  2036. /* Send BD ring selector. */
  2037. T3_SEND_BD_SELECTOR SndBdSel; /* 0x1400 */
  2038. /* Send BD initiator control registers. */
  2039. T3_SEND_BD_INITIATOR SndBdIn; /* 0x1800 */
  2040. /* Send BD completion control registers. */
  2041. T3_SEND_BD_COMPLETION SndBdComp; /* 0x1c00 */
  2042. /* Receive list placement control registers. */
  2043. T3_RCV_LIST_PLACEMENT RcvListPlmt; /* 0x2000 */
  2044. /* Receive Data and Receive BD Initiator Control. */
  2045. T3_RCV_DATA_BD_INITIATOR RcvDataBdIn; /* 0x2400 */
  2046. /* Receive Data Completion Control */
  2047. T3_RCV_DATA_COMPLETION RcvDataComp; /* 0x2800 */
  2048. /* Receive BD Initiator Control Registers. */
  2049. T3_RCV_BD_INITIATOR RcvBdIn; /* 0x2c00 */
  2050. /* Receive BD Completion Control Registers. */
  2051. T3_RCV_BD_COMPLETION RcvBdComp; /* 0x3000 */
  2052. /* Receive list selector control registers. */
  2053. T3_RCV_LIST_SELECTOR RcvListSel; /* 0x3400 */
  2054. /* Mbuf cluster free registers. */
  2055. T3_MBUF_CLUSTER_FREE MbufClusterFree; /* 0x3800 */
  2056. /* Host coalescing control registers. */
  2057. T3_HOST_COALESCING HostCoalesce; /* 0x3c00 */
  2058. /* Memory arbiter control registers. */
  2059. T3_MEM_ARBITER MemArbiter; /* 0x4000 */
  2060. /* Buffer manger control registers. */
  2061. T3_BUFFER_MANAGER BufMgr; /* 0x4400 */
  2062. /* Read DMA control registers. */
  2063. T3_DMA_READ DmaRead; /* 0x4800 */
  2064. /* Write DMA control registers. */
  2065. T3_DMA_WRITE DmaWrite; /* 0x4c00 */
  2066. T3_CPU rxCpu; /* 0x5000 */
  2067. T3_CPU txCpu; /* 0x5400 */
  2068. /* Mailboxes. */
  2069. T3_GRC_MAILBOX GrcMailbox; /* 0x5800 */
  2070. /* Flow Through queues. */
  2071. T3_FTQ Ftq; /* 0x5c00 */
  2072. /* Message signaled interrupt registes. */
  2073. T3_MSG_SIGNALED_INT Msi; /* 0x6000 */
  2074. /* DMA completion registers. */
  2075. T3_DMA_COMPLETION DmaComp; /* 0x6400 */
  2076. /* GRC registers. */
  2077. T3_GRC Grc; /* 0x6800 */
  2078. /* Unused space. */
  2079. LM_UINT8 Unused2[1024]; /* 0x6c00 */
  2080. /* NVRAM registers. */
  2081. T3_NVRAM Nvram; /* 0x7000 */
  2082. /* Unused space. */
  2083. LM_UINT8 Unused3[3072]; /* 0x7400 */
  2084. /* The 32k memory window into the NIC's */
  2085. /* internal memory. The memory window is */
  2086. /* controlled by the Memory Window Base */
  2087. /* Address register. This register is located */
  2088. /* in the PCI configuration space. */
  2089. union { /* 0x8000 */
  2090. T3_FIRST_32K_SRAM First32k;
  2091. /* Use the memory window base address register to determine the */
  2092. /* MBUF segment. */
  2093. LM_UINT32 Mbuf[32768/4];
  2094. LM_UINT32 MemBlock32K[32768/4];
  2095. } uIntMem;
  2096. } T3_STD_MEM_MAP, *PT3_STD_MEM_MAP;
  2097. /******************************************************************************/
  2098. /* Adapter info. */
  2099. /******************************************************************************/
  2100. typedef struct
  2101. {
  2102. LM_UINT16 Svid;
  2103. LM_UINT16 Ssid;
  2104. LM_UINT32 PhyId;
  2105. LM_UINT32 Serdes; /* 0 = copper PHY, 1 = Serdes */
  2106. } LM_ADAPTER_INFO, *PLM_ADAPTER_INFO;
  2107. /******************************************************************************/
  2108. /* Packet queues. */
  2109. /******************************************************************************/
  2110. DECLARE_QUEUE_TYPE(LM_RX_PACKET_Q, MAX_RX_PACKET_DESC_COUNT);
  2111. DECLARE_QUEUE_TYPE(LM_TX_PACKET_Q, MAX_TX_PACKET_DESC_COUNT);
  2112. /******************************************************************************/
  2113. /* Tx counters. */
  2114. /******************************************************************************/
  2115. typedef struct {
  2116. LM_COUNTER TxPacketGoodCnt;
  2117. LM_COUNTER TxBytesGoodCnt;
  2118. LM_COUNTER TxPacketAbortedCnt;
  2119. LM_COUNTER NoSendBdLeftCnt;
  2120. LM_COUNTER NoMapRegisterLeftCnt;
  2121. LM_COUNTER TooManyFragmentsCnt;
  2122. LM_COUNTER NoTxPacketDescCnt;
  2123. } LM_TX_COUNTERS, *PLM_TX_COUNTERS;
  2124. /******************************************************************************/
  2125. /* Rx counters. */
  2126. /******************************************************************************/
  2127. typedef struct {
  2128. LM_COUNTER RxPacketGoodCnt;
  2129. LM_COUNTER RxBytesGoodCnt;
  2130. LM_COUNTER RxPacketErrCnt;
  2131. LM_COUNTER RxErrCrcCnt;
  2132. LM_COUNTER RxErrCollCnt;
  2133. LM_COUNTER RxErrLinkLostCnt;
  2134. LM_COUNTER RxErrPhyDecodeCnt;
  2135. LM_COUNTER RxErrOddNibbleCnt;
  2136. LM_COUNTER RxErrMacAbortCnt;
  2137. LM_COUNTER RxErrShortPacketCnt;
  2138. LM_COUNTER RxErrNoResourceCnt;
  2139. LM_COUNTER RxErrLargePacketCnt;
  2140. } LM_RX_COUNTERS, *PLM_RX_COUNTERS;
  2141. /******************************************************************************/
  2142. /* Receive producer rings. */
  2143. /******************************************************************************/
  2144. typedef enum {
  2145. T3_UNKNOWN_RCV_PROD_RING = 0,
  2146. T3_STD_RCV_PROD_RING = 1,
  2147. T3_MINI_RCV_PROD_RING = 2,
  2148. T3_JUMBO_RCV_PROD_RING = 3
  2149. } T3_RCV_PROD_RING, *PT3_RCV_PROD_RING;
  2150. /******************************************************************************/
  2151. /* Packet descriptor. */
  2152. /******************************************************************************/
  2153. #define LM_PACKET_SIGNATURE_TX 0x6861766b
  2154. #define LM_PACKET_SIGNATURE_RX 0x6b766168
  2155. typedef struct _LM_PACKET {
  2156. /* Set in LM. */
  2157. LM_STATUS PacketStatus;
  2158. /* Set in LM for Rx, in UM for Tx. */
  2159. LM_UINT32 PacketSize;
  2160. LM_UINT16 Flags;
  2161. LM_UINT16 VlanTag;
  2162. union {
  2163. /* Send info. */
  2164. struct {
  2165. /* Set up by UM. */
  2166. LM_UINT32 FragCount;
  2167. } Tx;
  2168. /* Receive info. */
  2169. struct {
  2170. /* This descriptor belongs to either Std, Mini, or Jumbo ring. */
  2171. T3_RCV_PROD_RING RcvProdRing;
  2172. /* Receive buffer size */
  2173. LM_UINT32 RxBufferSize;
  2174. /* Checksum information. */
  2175. LM_UINT16 IpChecksum;
  2176. LM_UINT16 TcpUdpChecksum;
  2177. } Rx;
  2178. } u;
  2179. } LM_PACKET;
  2180. /******************************************************************************/
  2181. /* Tigon3 device block. */
  2182. /******************************************************************************/
  2183. typedef struct _LM_DEVICE_BLOCK {
  2184. int index; /* Device ID */
  2185. /* Memory view. */
  2186. PT3_STD_MEM_MAP pMemView;
  2187. /* Base address of the block of memory in which the LM_PACKET descriptors */
  2188. /* are allocated from. */
  2189. PLM_VOID pPacketDescBase;
  2190. LM_UINT32 MiscHostCtrl;
  2191. LM_UINT32 GrcLocalCtrl;
  2192. LM_UINT32 DmaReadWriteCtrl;
  2193. LM_UINT32 PciState;
  2194. /* Rx info */
  2195. LM_UINT32 RxStdDescCnt;
  2196. LM_UINT32 RxStdQueuedCnt;
  2197. LM_UINT32 RxStdProdIdx;
  2198. PT3_RCV_BD pRxStdBdVirt;
  2199. LM_PHYSICAL_ADDRESS RxStdBdPhy;
  2200. LM_UINT32 RxPacketDescCnt;
  2201. LM_RX_PACKET_Q RxPacketFreeQ;
  2202. LM_RX_PACKET_Q RxPacketReceivedQ;
  2203. /* Receive info. */
  2204. PT3_RCV_BD pRcvRetBdVirt;
  2205. LM_PHYSICAL_ADDRESS RcvRetBdPhy;
  2206. LM_UINT32 RcvRetConIdx;
  2207. #if T3_JUMBO_RCV_RCB_ENTRY_COUNT
  2208. LM_UINT32 RxJumboDescCnt;
  2209. LM_UINT32 RxJumboBufferSize;
  2210. LM_UINT32 RxJumboQueuedCnt;
  2211. LM_UINT32 RxJumboProdIdx;
  2212. PT3_RCV_BD pRxJumboBdVirt;
  2213. LM_PHYSICAL_ADDRESS RxJumboBdPhy;
  2214. #endif /* T3_JUMBO_RCV_RCB_ENTRY_COUNT */
  2215. /* These values are used by the upper module to inform the protocol */
  2216. /* of the maximum transmit/receive packet size. */
  2217. LM_UINT32 TxMtu; /* Does not include CRC. */
  2218. LM_UINT32 RxMtu; /* Does not include CRC. */
  2219. /* We need to shadow the EMAC, Rx, Tx mode registers. With B0 silicon, */
  2220. /* we may have problems reading any MAC registers in 10mb mode. */
  2221. LM_UINT32 MacMode;
  2222. LM_UINT32 RxMode;
  2223. LM_UINT32 TxMode;
  2224. /* MiMode register. */
  2225. LM_UINT32 MiMode;
  2226. /* Host coalesce mode register. */
  2227. LM_UINT32 CoalesceMode;
  2228. /* Send info. */
  2229. LM_UINT32 TxPacketDescCnt;
  2230. /* Tx info. */
  2231. LM_TX_PACKET_Q TxPacketFreeQ;
  2232. LM_TX_PACKET_Q TxPacketActiveQ;
  2233. LM_TX_PACKET_Q TxPacketXmittedQ;
  2234. /* Pointers to SendBd. */
  2235. PT3_SND_BD pSendBdVirt;
  2236. LM_PHYSICAL_ADDRESS SendBdPhy; /* Only valid for Host based Send BD. */
  2237. /* Send producer and consumer indices. */
  2238. LM_UINT32 SendProdIdx;
  2239. LM_UINT32 SendConIdx;
  2240. /* Number of BD left. */
  2241. atomic_t SendBdLeft;
  2242. T3_SND_BD ShadowSendBd[T3_SEND_RCB_ENTRY_COUNT];
  2243. /* Counters. */
  2244. LM_RX_COUNTERS RxCounters;
  2245. LM_TX_COUNTERS TxCounters;
  2246. /* Host coalescing parameters. */
  2247. LM_UINT32 RxCoalescingTicks;
  2248. LM_UINT32 TxCoalescingTicks;
  2249. LM_UINT32 RxMaxCoalescedFrames;
  2250. LM_UINT32 TxMaxCoalescedFrames;
  2251. LM_UINT32 StatsCoalescingTicks;
  2252. LM_UINT32 RxCoalescingTicksDuringInt;
  2253. LM_UINT32 TxCoalescingTicksDuringInt;
  2254. LM_UINT32 RxMaxCoalescedFramesDuringInt;
  2255. LM_UINT32 TxMaxCoalescedFramesDuringInt;
  2256. /* DMA water marks. */
  2257. LM_UINT32 DmaMbufLowMark;
  2258. LM_UINT32 RxMacMbufLowMark;
  2259. LM_UINT32 MbufHighMark;
  2260. /* Status block. */
  2261. PT3_STATUS_BLOCK pStatusBlkVirt;
  2262. LM_PHYSICAL_ADDRESS StatusBlkPhy;
  2263. /* Statistics block. */
  2264. PT3_STATS_BLOCK pStatsBlkVirt;
  2265. LM_PHYSICAL_ADDRESS StatsBlkPhy;
  2266. /* Current receive mask. */
  2267. LM_UINT32 ReceiveMask;
  2268. /* Task offload capabilities. */
  2269. LM_TASK_OFFLOAD TaskOffloadCap;
  2270. /* Task offload selected. */
  2271. LM_TASK_OFFLOAD TaskToOffload;
  2272. /* Wake up capability. */
  2273. LM_WAKE_UP_MODE WakeUpModeCap;
  2274. /* Wake up capability. */
  2275. LM_WAKE_UP_MODE WakeUpMode;
  2276. /* Flow control. */
  2277. LM_FLOW_CONTROL FlowControlCap;
  2278. LM_FLOW_CONTROL FlowControl;
  2279. /* Enable or disable PCI MWI. */
  2280. LM_UINT32 EnableMWI;
  2281. /* Enable 5701 tagged status mode. */
  2282. LM_UINT32 UseTaggedStatus;
  2283. /* NIC will not compute the pseudo header checksum. The driver or OS */
  2284. /* must seed the checksum field with the pseudo checksum. */
  2285. LM_UINT32 NoTxPseudoHdrChksum;
  2286. /* The receive checksum in the BD does not include the pseudo checksum. */
  2287. /* The OS or the driver must calculate the pseudo checksum and add it to */
  2288. /* the checksum in the BD. */
  2289. LM_UINT32 NoRxPseudoHdrChksum;
  2290. /* Current node address. */
  2291. LM_UINT8 NodeAddress[8];
  2292. /* The adapter's node address. */
  2293. LM_UINT8 PermanentNodeAddress[8];
  2294. /* Adapter info. */
  2295. LM_UINT16 BusNum;
  2296. LM_UINT8 DevNum;
  2297. LM_UINT8 FunctNum;
  2298. LM_UINT16 PciVendorId;
  2299. LM_UINT16 PciDeviceId;
  2300. LM_UINT32 BondId;
  2301. LM_UINT8 Irq;
  2302. LM_UINT8 IntPin;
  2303. LM_UINT8 CacheLineSize;
  2304. LM_UINT8 PciRevId;
  2305. #if PCIX_TARGET_WORKAROUND
  2306. LM_UINT32 EnablePciXFix;
  2307. #endif
  2308. LM_UINT32 UndiFix; /* new, jimmy */
  2309. LM_UINT32 PciCommandStatusWords;
  2310. LM_UINT32 ChipRevId;
  2311. LM_UINT16 SubsystemVendorId;
  2312. LM_UINT16 SubsystemId;
  2313. #if 0 /* Jimmy, deleted in new driver */
  2314. LM_UINT32 MemBaseLow;
  2315. LM_UINT32 MemBaseHigh;
  2316. LM_UINT32 MemBaseSize;
  2317. #endif
  2318. PLM_UINT8 pMappedMemBase;
  2319. /* Saved PCI configuration registers for restoring after a reset. */
  2320. LM_UINT32 SavedCacheLineReg;
  2321. /* Phy info. */
  2322. LM_UINT32 PhyAddr;
  2323. LM_UINT32 PhyId;
  2324. /* Requested phy settings. */
  2325. LM_REQUESTED_MEDIA_TYPE RequestedMediaType;
  2326. /* Disable auto-negotiation. */
  2327. LM_UINT32 DisableAutoNeg;
  2328. /* Ways for the MAC to get link change interrupt. */
  2329. LM_UINT32 PhyIntMode;
  2330. #define T3_PHY_INT_MODE_AUTO 0
  2331. #define T3_PHY_INT_MODE_MI_INTERRUPT 1
  2332. #define T3_PHY_INT_MODE_LINK_READY 2
  2333. #define T3_PHY_INT_MODE_AUTO_POLLING 3
  2334. /* Ways to determine link change status. */
  2335. LM_UINT32 LinkChngMode;
  2336. #define T3_LINK_CHNG_MODE_AUTO 0
  2337. #define T3_LINK_CHNG_MODE_USE_STATUS_REG 1
  2338. #define T3_LINK_CHNG_MODE_USE_STATUS_BLOCK 2
  2339. /* LED mode. */
  2340. LM_UINT32 LedMode;
  2341. #define LED_MODE_AUTO 0
  2342. /* 5700/01 LED mode. */
  2343. #define LED_MODE_THREE_LINK 1
  2344. #define LED_MODE_LINK10 2
  2345. /* 5703/02/04 LED mode. */
  2346. #define LED_MODE_OPEN_DRAIN 1
  2347. #define LED_MODE_OUTPUT 2
  2348. /* WOL Speed */
  2349. LM_UINT32 WolSpeed;
  2350. #define WOL_SPEED_10MB 1
  2351. #define WOL_SPEED_100MB 2
  2352. /* Reset the PHY on initialization. */
  2353. LM_UINT32 ResetPhyOnInit;
  2354. LM_UINT32 RestoreOnWakeUp;
  2355. LM_REQUESTED_MEDIA_TYPE WakeUpRequestedMediaType;
  2356. LM_UINT32 WakeUpDisableAutoNeg;
  2357. /* Current phy settings. */
  2358. LM_MEDIA_TYPE MediaType;
  2359. LM_LINE_SPEED LineSpeed;
  2360. LM_LINE_SPEED OldLineSpeed;
  2361. LM_DUPLEX_MODE DuplexMode;
  2362. LM_STATUS LinkStatus;
  2363. LM_UINT32 advertising; /* Jimmy, new! */
  2364. LM_UINT32 advertising1000; /* Jimmy, new! */
  2365. /* Multicast address list. */
  2366. LM_UINT32 McEntryCount;
  2367. LM_UINT8 McTable[LM_MAX_MC_TABLE_SIZE][LM_MC_ENTRY_SIZE];
  2368. /* Use NIC or Host based send BD. */
  2369. LM_UINT32 NicSendBd;
  2370. /* Athlon fix. */
  2371. LM_UINT32 DelayPciGrant;
  2372. /* Enable OneDmaAtOnce */
  2373. LM_UINT32 OneDmaAtOnce;
  2374. /* Split Mode flags, Jimmy new */
  2375. LM_UINT32 SplitModeEnable;
  2376. LM_UINT32 SplitModeMaxReq;
  2377. /* Init flag. */
  2378. LM_BOOL InitDone;
  2379. /* Shutdown flag. Set by the upper module. */
  2380. LM_BOOL ShuttingDown;
  2381. /* Flag to determine whether to call LM_QueueRxPackets or not in */
  2382. /* LM_ResetAdapter routine. */
  2383. LM_BOOL QueueRxPackets;
  2384. LM_UINT32 MbufBase;
  2385. LM_UINT32 MbufSize;
  2386. /* TRUE if we have a SERDES PHY. */
  2387. LM_UINT32 EnableTbi;
  2388. /* Ethernet@WireSpeed. */
  2389. LM_UINT32 EnableWireSpeed;
  2390. LM_UINT32 EepromWp;
  2391. #if INCLUDE_TBI_SUPPORT
  2392. /* Autoneg state info. */
  2393. AN_STATE_INFO AnInfo;
  2394. LM_UINT32 PollTbiLink;
  2395. LM_UINT32 IgnoreTbiLinkChange;
  2396. #endif
  2397. char PartNo[24];
  2398. char BootCodeVer[16];
  2399. char BusSpeedStr[24]; /* Jimmy, new! */
  2400. LM_UINT32 PhyCrcCount;
  2401. } LM_DEVICE_BLOCK;
  2402. #define T3_REG_CPU_VIEW 0xc0000000
  2403. #define T3_BLOCK_DMA_RD (1 << 0)
  2404. #define T3_BLOCK_DMA_COMP (1 << 1)
  2405. #define T3_BLOCK_RX_BD_INITIATOR (1 << 2)
  2406. #define T3_BLOCK_RX_BD_COMP (1 << 3)
  2407. #define T3_BLOCK_DMA_WR (1 << 4)
  2408. #define T3_BLOCK_MSI_HANDLER (1 << 5)
  2409. #define T3_BLOCK_RX_LIST_PLMT (1 << 6)
  2410. #define T3_BLOCK_RX_LIST_SELECTOR (1 << 7)
  2411. #define T3_BLOCK_RX_DATA_INITIATOR (1 << 8)
  2412. #define T3_BLOCK_RX_DATA_COMP (1 << 9)
  2413. #define T3_BLOCK_HOST_COALESING (1 << 10)
  2414. #define T3_BLOCK_MAC_RX_ENGINE (1 << 11)
  2415. #define T3_BLOCK_MBUF_CLUSTER_FREE (1 << 12)
  2416. #define T3_BLOCK_SEND_BD_INITIATOR (1 << 13)
  2417. #define T3_BLOCK_SEND_BD_COMP (1 << 14)
  2418. #define T3_BLOCK_SEND_BD_SELECTOR (1 << 15)
  2419. #define T3_BLOCK_SEND_DATA_INITIATOR (1 << 16)
  2420. #define T3_BLOCK_SEND_DATA_COMP (1 << 17)
  2421. #define T3_BLOCK_MAC_TX_ENGINE (1 << 18)
  2422. #define T3_BLOCK_MEM_ARBITOR (1 << 19)
  2423. #define T3_BLOCK_MBUF_MANAGER (1 << 20)
  2424. #define T3_BLOCK_MAC_GLOBAL (1 << 21)
  2425. #define LM_ENABLE 1
  2426. #define LM_DISABLE 2
  2427. #define RX_CPU_EVT_SW0 0
  2428. #define RX_CPU_EVT_SW1 1
  2429. #define RX_CPU_EVT_RLP 2
  2430. #define RX_CPU_EVT_SW3 3
  2431. #define RX_CPU_EVT_RLS 4
  2432. #define RX_CPU_EVT_SW4 5
  2433. #define RX_CPU_EVT_RX_BD_COMP 6
  2434. #define RX_CPU_EVT_SW5 7
  2435. #define RX_CPU_EVT_RDI 8
  2436. #define RX_CPU_EVT_DMA_WR 9
  2437. #define RX_CPU_EVT_DMA_RD 10
  2438. #define RX_CPU_EVT_SWQ 11
  2439. #define RX_CPU_EVT_SW6 12
  2440. #define RX_CPU_EVT_RDC 13
  2441. #define RX_CPU_EVT_SW7 14
  2442. #define RX_CPU_EVT_HOST_COALES 15
  2443. #define RX_CPU_EVT_SW8 16
  2444. #define RX_CPU_EVT_HIGH_DMA_WR 17
  2445. #define RX_CPU_EVT_HIGH_DMA_RD 18
  2446. #define RX_CPU_EVT_SW9 19
  2447. #define RX_CPU_EVT_DMA_ATTN 20
  2448. #define RX_CPU_EVT_LOW_P_MBOX 21
  2449. #define RX_CPU_EVT_HIGH_P_MBOX 22
  2450. #define RX_CPU_EVT_SW10 23
  2451. #define RX_CPU_EVT_TX_CPU_ATTN 24
  2452. #define RX_CPU_EVT_MAC_ATTN 25
  2453. #define RX_CPU_EVT_RX_CPU_ATTN 26
  2454. #define RX_CPU_EVT_FLOW_ATTN 27
  2455. #define RX_CPU_EVT_SW11 28
  2456. #define RX_CPU_EVT_TIMER 29
  2457. #define RX_CPU_EVT_SW12 30
  2458. #define RX_CPU_EVT_SW13 31
  2459. /* RX-CPU event */
  2460. #define RX_CPU_EVENT_SW_EVENT0 (1 << RX_CPU_EVT_SW0)
  2461. #define RX_CPU_EVENT_SW_EVENT1 (1 << RX_CPU_EVT_SW1)
  2462. #define RX_CPU_EVENT_RLP (1 << RX_CPU_EVT_RLP)
  2463. #define RX_CPU_EVENT_SW_EVENT3 (1 << RX_CPU_EVT_SW3)
  2464. #define RX_CPU_EVENT_RLS (1 << RX_CPU_EVT_RLS)
  2465. #define RX_CPU_EVENT_SW_EVENT4 (1 << RX_CPU_EVT_SW4)
  2466. #define RX_CPU_EVENT_RX_BD_COMP (1 << RX_CPU_EVT_RX_BD_COMP)
  2467. #define RX_CPU_EVENT_SW_EVENT5 (1 << RX_CPU_EVT_SW5)
  2468. #define RX_CPU_EVENT_RDI (1 << RX_CPU_EVT_RDI)
  2469. #define RX_CPU_EVENT_DMA_WR (1 << RX_CPU_EVT_DMA_WR)
  2470. #define RX_CPU_EVENT_DMA_RD (1 << RX_CPU_EVT_DMA_RD)
  2471. #define RX_CPU_EVENT_SWQ (1 << RX_CPU_EVT_SWQ)
  2472. #define RX_CPU_EVENT_SW_EVENT6 (1 << RX_CPU_EVT_SW6)
  2473. #define RX_CPU_EVENT_RDC (1 << RX_CPU_EVT_RDC)
  2474. #define RX_CPU_EVENT_SW_EVENT7 (1 << RX_CPU_EVT_SW7)
  2475. #define RX_CPU_EVENT_HOST_COALES (1 << RX_CPU_EVT_HOST_COALES)
  2476. #define RX_CPU_EVENT_SW_EVENT8 (1 << RX_CPU_EVT_SW8)
  2477. #define RX_CPU_EVENT_HIGH_DMA_WR (1 << RX_CPU_EVT_HIGH_DMA_WR)
  2478. #define RX_CPU_EVENT_HIGH_DMA_RD (1 << RX_CPU_EVT_HIGH_DMA_RD)
  2479. #define RX_CPU_EVENT_SW_EVENT9 (1 << RX_CPU_EVT_SW9)
  2480. #define RX_CPU_EVENT_DMA_ATTN (1 << RX_CPU_EVT_DMA_ATTN)
  2481. #define RX_CPU_EVENT_LOW_P_MBOX (1 << RX_CPU_EVT_LOW_P_MBOX)
  2482. #define RX_CPU_EVENT_HIGH_P_MBOX (1 << RX_CPU_EVT_HIGH_P_MBOX)
  2483. #define RX_CPU_EVENT_SW_EVENT10 (1 << RX_CPU_EVT_SW10)
  2484. #define RX_CPU_EVENT_TX_CPU_ATTN (1 << RX_CPU_EVT_TX_CPU_ATTN)
  2485. #define RX_CPU_EVENT_MAC_ATTN (1 << RX_CPU_EVT_MAC_ATTN)
  2486. #define RX_CPU_EVENT_RX_CPU_ATTN (1 << RX_CPU_EVT_RX_CPU_ATTN)
  2487. #define RX_CPU_EVENT_FLOW_ATTN (1 << RX_CPU_EVT_FLOW_ATTN)
  2488. #define RX_CPU_EVENT_SW_EVENT11 (1 << RX_CPU_EVT_SW11)
  2489. #define RX_CPU_EVENT_TIMER (1 << RX_CPU_EVT_TIMER)
  2490. #define RX_CPU_EVENT_SW_EVENT12 (1 << RX_CPU_EVT_SW12)
  2491. #define RX_CPU_EVENT_SW_EVENT13 (1 << RX_CPU_EVT_SW13)
  2492. #define RX_CPU_MASK (RX_CPU_EVENT_SW_EVENT0 | \
  2493. RX_CPU_EVENT_RLP | \
  2494. RX_CPU_EVENT_RDI | \
  2495. RX_CPU_EVENT_RDC)
  2496. #define TX_CPU_EVT_SW0 0
  2497. #define TX_CPU_EVT_SW1 1
  2498. #define TX_CPU_EVT_SW2 2
  2499. #define TX_CPU_EVT_SW3 3
  2500. #define TX_CPU_EVT_TX_MAC 4
  2501. #define TX_CPU_EVT_SW4 5
  2502. #define TX_CPU_EVT_SBDC 6
  2503. #define TX_CPU_EVT_SW5 7
  2504. #define TX_CPU_EVT_SDI 8
  2505. #define TX_CPU_EVT_DMA_WR 9
  2506. #define TX_CPU_EVT_DMA_RD 10
  2507. #define TX_CPU_EVT_SWQ 11
  2508. #define TX_CPU_EVT_SW6 12
  2509. #define TX_CPU_EVT_SDC 13
  2510. #define TX_CPU_EVT_SW7 14
  2511. #define TX_CPU_EVT_HOST_COALES 15
  2512. #define TX_CPU_EVT_SW8 16
  2513. #define TX_CPU_EVT_HIGH_DMA_WR 17
  2514. #define TX_CPU_EVT_HIGH_DMA_RD 18
  2515. #define TX_CPU_EVT_SW9 19
  2516. #define TX_CPU_EVT_DMA_ATTN 20
  2517. #define TX_CPU_EVT_LOW_P_MBOX 21
  2518. #define TX_CPU_EVT_HIGH_P_MBOX 22
  2519. #define TX_CPU_EVT_SW10 23
  2520. #define TX_CPU_EVT_RX_CPU_ATTN 24
  2521. #define TX_CPU_EVT_MAC_ATTN 25
  2522. #define TX_CPU_EVT_TX_CPU_ATTN 26
  2523. #define TX_CPU_EVT_FLOW_ATTN 27
  2524. #define TX_CPU_EVT_SW11 28
  2525. #define TX_CPU_EVT_TIMER 29
  2526. #define TX_CPU_EVT_SW12 30
  2527. #define TX_CPU_EVT_SW13 31
  2528. /* TX-CPU event */
  2529. #define TX_CPU_EVENT_SW_EVENT0 (1 << TX_CPU_EVT_SW0)
  2530. #define TX_CPU_EVENT_SW_EVENT1 (1 << TX_CPU_EVT_SW1)
  2531. #define TX_CPU_EVENT_SW_EVENT2 (1 << TX_CPU_EVT_SW2)
  2532. #define TX_CPU_EVENT_SW_EVENT3 (1 << TX_CPU_EVT_SW3)
  2533. #define TX_CPU_EVENT_TX_MAC (1 << TX_CPU_EVT_TX_MAC)
  2534. #define TX_CPU_EVENT_SW_EVENT4 (1 << TX_CPU_EVT_SW4)
  2535. #define TX_CPU_EVENT_SBDC (1 << TX_CPU_EVT_SBDC)
  2536. #define TX_CPU_EVENT_SW_EVENT5 (1 << TX_CPU_EVT_SW5)
  2537. #define TX_CPU_EVENT_SDI (1 << TX_CPU_EVT_SDI)
  2538. #define TX_CPU_EVENT_DMA_WR (1 << TX_CPU_EVT_DMA_WR)
  2539. #define TX_CPU_EVENT_DMA_RD (1 << TX_CPU_EVT_DMA_RD)
  2540. #define TX_CPU_EVENT_SWQ (1 << TX_CPU_EVT_SWQ)
  2541. #define TX_CPU_EVENT_SW_EVENT6 (1 << TX_CPU_EVT_SW6)
  2542. #define TX_CPU_EVENT_SDC (1 << TX_CPU_EVT_SDC)
  2543. #define TX_CPU_EVENT_SW_EVENT7 (1 << TX_CPU_EVT_SW7)
  2544. #define TX_CPU_EVENT_HOST_COALES (1 << TX_CPU_EVT_HOST_COALES)
  2545. #define TX_CPU_EVENT_SW_EVENT8 (1 << TX_CPU_EVT_SW8)
  2546. #define TX_CPU_EVENT_HIGH_DMA_WR (1 << TX_CPU_EVT_HIGH_DMA_WR)
  2547. #define TX_CPU_EVENT_HIGH_DMA_RD (1 << TX_CPU_EVT_HIGH_DMA_RD)
  2548. #define TX_CPU_EVENT_SW_EVENT9 (1 << TX_CPU_EVT_SW9)
  2549. #define TX_CPU_EVENT_DMA_ATTN (1 << TX_CPU_EVT_DMA_ATTN)
  2550. #define TX_CPU_EVENT_LOW_P_MBOX (1 << TX_CPU_EVT_LOW_P_MBOX)
  2551. #define TX_CPU_EVENT_HIGH_P_MBOX (1 << TX_CPU_EVT_HIGH_P_MBOX)
  2552. #define TX_CPU_EVENT_SW_EVENT10 (1 << TX_CPU_EVT_SW10)
  2553. #define TX_CPU_EVENT_RX_CPU_ATTN (1 << TX_CPU_EVT_RX_CPU_ATTN)
  2554. #define TX_CPU_EVENT_MAC_ATTN (1 << TX_CPU_EVT_MAC_ATTN)
  2555. #define TX_CPU_EVENT_TX_CPU_ATTN (1 << TX_CPU_EVT_TX_CPU_ATTN)
  2556. #define TX_CPU_EVENT_FLOW_ATTN (1 << TX_CPU_EVT_FLOW_ATTN)
  2557. #define TX_CPU_EVENT_SW_EVENT11 (1 << TX_CPU_EVT_SW11)
  2558. #define TX_CPU_EVENT_TIMER (1 << TX_CPU_EVT_TIMER)
  2559. #define TX_CPU_EVENT_SW_EVENT12 (1 << TX_CPU_EVT_SW12)
  2560. #define TX_CPU_EVENT_SW_EVENT13 (1 << TX_CPU_EVT_SW13)
  2561. #define TX_CPU_MASK (TX_CPU_EVENT_SW_EVENT0 | \
  2562. TX_CPU_EVENT_SDI | \
  2563. TX_CPU_EVENT_SDC)
  2564. #define T3_FTQ_TYPE1_UNDERFLOW_BIT (1 << 29)
  2565. #define T3_FTQ_TYPE1_PASS_BIT (1 << 30)
  2566. #define T3_FTQ_TYPE1_SKIP_BIT (1 << 31)
  2567. #define T3_FTQ_TYPE2_UNDERFLOW_BIT (1 << 13)
  2568. #define T3_FTQ_TYPE2_PASS_BIT (1 << 14)
  2569. #define T3_FTQ_TYPE2_SKIP_BIT (1 << 15)
  2570. #define T3_QID_DMA_READ 1
  2571. #define T3_QID_DMA_HIGH_PRI_READ 2
  2572. #define T3_QID_DMA_COMP_DX 3
  2573. #define T3_QID_SEND_BD_COMP 4
  2574. #define T3_QID_SEND_DATA_INITIATOR 5
  2575. #define T3_QID_DMA_WRITE 6
  2576. #define T3_QID_DMA_HIGH_PRI_WRITE 7
  2577. #define T3_QID_SW_TYPE_1 8
  2578. #define T3_QID_SEND_DATA_COMP 9
  2579. #define T3_QID_HOST_COALESCING 10
  2580. #define T3_QID_MAC_TX 11
  2581. #define T3_QID_MBUF_CLUSTER_FREE 12
  2582. #define T3_QID_RX_BD_COMP 13
  2583. #define T3_QID_RX_LIST_PLM 14
  2584. #define T3_QID_RX_DATA_BD_INITIATOR 15
  2585. #define T3_QID_RX_DATA_COMP 16
  2586. #define T3_QID_SW_TYPE2 17
  2587. LM_STATUS LM_LoadFirmware(PLM_DEVICE_BLOCK pDevice,
  2588. PT3_FWIMG_INFO pFwImg,
  2589. LM_UINT32 LoadCpu,
  2590. LM_UINT32 StartCpu);
  2591. /******************************************************************************/
  2592. /* NIC register read/write macros. */
  2593. /******************************************************************************/
  2594. #if 0 /* Jimmy */
  2595. /* MAC register access. */
  2596. LM_UINT32 LM_RegRdInd(PLM_DEVICE_BLOCK pDevice, LM_UINT32 Register);
  2597. LM_VOID LM_RegWrInd(PLM_DEVICE_BLOCK pDevice, LM_UINT32 Register,
  2598. LM_UINT32 Value32);
  2599. /* MAC memory access. */
  2600. LM_UINT32 LM_MemRdInd(PLM_DEVICE_BLOCK pDevice, LM_UINT32 MemAddr);
  2601. LM_VOID LM_MemWrInd(PLM_DEVICE_BLOCK pDevice, LM_UINT32 MemAddr,
  2602. LM_UINT32 Value32);
  2603. #if PCIX_TARGET_WORKAROUND
  2604. /* use memory-mapped accesses for mailboxes and reads, UNDI accesses
  2605. for writes to all other registers */
  2606. #define REG_RD(pDevice, OffsetName) \
  2607. readl(&((pDevice)->pMemView->OffsetName))
  2608. #define REG_WR(pDevice, OffsetName, Value32) \
  2609. (((OFFSETOF(T3_STD_MEM_MAP, OffsetName) >=0x200 ) && \
  2610. (OFFSETOF(T3_STD_MEM_MAP, OffsetName) <0x400)) || \
  2611. ((pDevice)->EnablePciXFix == FALSE)) ? \
  2612. (void) writel(Value32, &((pDevice)->pMemView->OffsetName)) : \
  2613. LM_RegWrInd(pDevice, OFFSETOF(T3_STD_MEM_MAP, OffsetName), Value32)
  2614. #define MB_REG_RD(pDevice, OffsetName) \
  2615. readl(&((pDevice)->pMemView->OffsetName))
  2616. #define MB_REG_WR(pDevice, OffsetName, Value32) \
  2617. writel(Value32, &((pDevice)->pMemView->OffsetName))
  2618. #define REG_RD_OFFSET(pDevice, Offset) \
  2619. readl(&((LM_UINT8 *) (pDevice)->pMemView + Offset))
  2620. #define REG_WR_OFFSET(pDevice, Offset, Value32) \
  2621. (((Offset >=0x200 ) && (Offset < 0x400)) || \
  2622. ((pDevice)->EnablePciXFix == FALSE)) ? \
  2623. (void) writel(Value32, ((LM_UINT8 *) (pDevice)->pMemView + Offset)) : \
  2624. LM_RegWrInd(pDevice, Offset, Value32)
  2625. #define MEM_RD(pDevice, AddrName) \
  2626. LM_MemRdInd(pDevice, OFFSETOF(T3_FIRST_32K_SRAM, AddrName))
  2627. #define MEM_WR(pDevice, AddrName, Value32) \
  2628. LM_MemWrInd(pDevice, OFFSETOF(T3_FIRST_32K_SRAM, AddrName), Value32)
  2629. #define MEM_RD_OFFSET(pDevice, Offset) \
  2630. LM_MemRdInd(pDevice, Offset)
  2631. #define MEM_WR_OFFSET(pDevice, Offset, Value32) \
  2632. LM_MemWrInd(pDevice, Offset, Value32)
  2633. #else /* normal target access path below */
  2634. /* Register access. */
  2635. #define REG_RD(pDevice, OffsetName) \
  2636. readl(&((pDevice)->pMemView->OffsetName))
  2637. #define REG_WR(pDevice, OffsetName, Value32) \
  2638. writel(Value32, &((pDevice)->pMemView->OffsetName))
  2639. #define REG_RD_OFFSET(pDevice, Offset) \
  2640. readl(((LM_UINT8 *) (pDevice)->pMemView + Offset))
  2641. #define REG_WR_OFFSET(pDevice, Offset, Value32) \
  2642. writel(Value32, ((LM_UINT8 *) (pDevice)->pMemView + Offset))
  2643. /* There could be problem access the memory window directly. For now, */
  2644. /* we have to go through the PCI configuration register. */
  2645. #define MEM_RD(pDevice, AddrName) \
  2646. LM_MemRdInd(pDevice, OFFSETOF(T3_FIRST_32K_SRAM, AddrName))
  2647. #define MEM_WR(pDevice, AddrName, Value32) \
  2648. LM_MemWrInd(pDevice, OFFSETOF(T3_FIRST_32K_SRAM, AddrName), Value32)
  2649. #define MEM_RD_OFFSET(pDevice, Offset) \
  2650. LM_MemRdInd(pDevice, Offset)
  2651. #define MEM_WR_OFFSET(pDevice, Offset, Value32) \
  2652. LM_MemWrInd(pDevice, Offset, Value32)
  2653. #endif /* PCIX_TARGET_WORKAROUND */
  2654. #endif /* Jimmy, merging */
  2655. /* Jimmy...rest of file is new stuff! */
  2656. /******************************************************************************/
  2657. /* NIC register read/write macros. */
  2658. /******************************************************************************/
  2659. /* MAC register access. */
  2660. LM_UINT32 LM_RegRdInd(PLM_DEVICE_BLOCK pDevice, LM_UINT32 Register);
  2661. LM_VOID LM_RegWrInd(PLM_DEVICE_BLOCK pDevice, LM_UINT32 Register,
  2662. LM_UINT32 Value32);
  2663. /* MAC memory access. */
  2664. LM_UINT32 LM_MemRdInd(PLM_DEVICE_BLOCK pDevice, LM_UINT32 MemAddr);
  2665. LM_VOID LM_MemWrInd(PLM_DEVICE_BLOCK pDevice, LM_UINT32 MemAddr,
  2666. LM_UINT32 Value32);
  2667. #define MB_REG_WR(pDevice, OffsetName, Value32) \
  2668. ((pDevice)->UndiFix) ? \
  2669. LM_RegWrInd(pDevice, OFFSETOF(T3_STD_MEM_MAP, OffsetName)+0x5600, \
  2670. Value32) : \
  2671. (void) __raw_writel(Value32, &((pDevice)->pMemView->OffsetName))
  2672. #define MB_REG_RD(pDevice, OffsetName) \
  2673. (((pDevice)->UndiFix) ? \
  2674. LM_RegRdInd(pDevice, OFFSETOF(T3_STD_MEM_MAP, OffsetName)+0x5600) : \
  2675. __raw_readl(&((pDevice)->pMemView->OffsetName)))
  2676. #define REG_RD(pDevice, OffsetName) \
  2677. (((pDevice)->UndiFix) ? \
  2678. LM_RegRdInd(pDevice, OFFSETOF(T3_STD_MEM_MAP, OffsetName)) : \
  2679. __raw_readl(&((pDevice)->pMemView->OffsetName)))
  2680. #if PCIX_TARGET_WORKAROUND
  2681. #define REG_WR(pDevice, OffsetName, Value32) \
  2682. ((pDevice)->EnablePciXFix == FALSE) ? \
  2683. (void) __raw_writel(Value32, &((pDevice)->pMemView->OffsetName)) : \
  2684. LM_RegWrInd(pDevice, OFFSETOF(T3_STD_MEM_MAP, OffsetName), Value32)
  2685. #else
  2686. #define REG_WR(pDevice, OffsetName, Value32) \
  2687. __raw_writel(Value32, &((pDevice)->pMemView->OffsetName))
  2688. #endif
  2689. #define MEM_RD(pDevice, AddrName) \
  2690. LM_MemRdInd(pDevice, OFFSETOF(T3_FIRST_32K_SRAM, AddrName))
  2691. #define MEM_WR(pDevice, AddrName, Value32) \
  2692. LM_MemWrInd(pDevice, OFFSETOF(T3_FIRST_32K_SRAM, AddrName), Value32)
  2693. #define MEM_RD_OFFSET(pDevice, Offset) \
  2694. LM_MemRdInd(pDevice, Offset)
  2695. #define MEM_WR_OFFSET(pDevice, Offset, Value32) \
  2696. LM_MemWrInd(pDevice, Offset, Value32)
  2697. #endif /* TIGON3_H */