start.S 8.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387
  1. /*
  2. * armboot - Startup Code for ARM926EJS CPU-core
  3. *
  4. * Copyright (c) 2003 Texas Instruments
  5. *
  6. * ----- Adapted for OMAP1610 OMAP730 from ARM925t code ------
  7. *
  8. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  9. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  10. * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
  11. * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com>
  12. * Copyright (c) 2003 Kshitij <kshitij@ti.com>
  13. * Copyright (c) 2010 Albert Aribaud <albert.u.boot@aribaud.net>
  14. *
  15. * See file CREDITS for list of people who contributed to this
  16. * project.
  17. *
  18. * This program is free software; you can redistribute it and/or
  19. * modify it under the terms of the GNU General Public License as
  20. * published by the Free Software Foundation; either version 2 of
  21. * the License, or (at your option) any later version.
  22. *
  23. * This program is distributed in the hope that it will be useful,
  24. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  25. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  26. * GNU General Public License for more details.
  27. *
  28. * You should have received a copy of the GNU General Public License
  29. * along with this program; if not, write to the Free Software
  30. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  31. * MA 02111-1307 USA
  32. */
  33. #include <asm-offsets.h>
  34. #include <config.h>
  35. #include <version.h>
  36. /*
  37. *************************************************************************
  38. *
  39. * Jump vector table as in table 3.1 in [1]
  40. *
  41. *************************************************************************
  42. */
  43. .globl _start
  44. _start:
  45. b reset
  46. ldr pc, _undefined_instruction
  47. ldr pc, _software_interrupt
  48. ldr pc, _prefetch_abort
  49. ldr pc, _data_abort
  50. ldr pc, _not_used
  51. ldr pc, _irq
  52. ldr pc, _fiq
  53. _undefined_instruction:
  54. .word undefined_instruction
  55. _software_interrupt:
  56. .word software_interrupt
  57. _prefetch_abort:
  58. .word prefetch_abort
  59. _data_abort:
  60. .word data_abort
  61. _not_used:
  62. .word not_used
  63. _irq:
  64. .word irq
  65. _fiq:
  66. .word fiq
  67. .balignl 16,0xdeadbeef
  68. _vectors_end:
  69. /*
  70. *************************************************************************
  71. *
  72. * Startup Code (reset vector)
  73. *
  74. * do important init only if we don't start from memory!
  75. * setup Memory and board specific bits prior to relocation.
  76. * relocate armboot to ram
  77. * setup stack
  78. *
  79. *************************************************************************
  80. */
  81. .globl _TEXT_BASE
  82. _TEXT_BASE:
  83. #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_TEXT_BASE)
  84. .word CONFIG_SPL_TEXT_BASE
  85. #else
  86. .word CONFIG_SYS_TEXT_BASE
  87. #endif
  88. /*
  89. * These are defined in the board-specific linker script.
  90. * Subtracting _start from them lets the linker put their
  91. * relative position in the executable instead of leaving
  92. * them null.
  93. */
  94. .globl _bss_start_ofs
  95. _bss_start_ofs:
  96. .word __bss_start - _start
  97. .globl _bss_end_ofs
  98. _bss_end_ofs:
  99. .word __bss_end - _start
  100. .globl _end_ofs
  101. _end_ofs:
  102. .word _end - _start
  103. #ifdef CONFIG_USE_IRQ
  104. /* IRQ stack memory (calculated at run-time) */
  105. .globl IRQ_STACK_START
  106. IRQ_STACK_START:
  107. .word 0x0badc0de
  108. /* IRQ stack memory (calculated at run-time) */
  109. .globl FIQ_STACK_START
  110. FIQ_STACK_START:
  111. .word 0x0badc0de
  112. #endif
  113. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  114. .globl IRQ_STACK_START_IN
  115. IRQ_STACK_START_IN:
  116. .word 0x0badc0de
  117. /*
  118. * the actual reset code
  119. */
  120. reset:
  121. /*
  122. * set the cpu to SVC32 mode
  123. */
  124. mrs r0,cpsr
  125. bic r0,r0,#0x1f
  126. orr r0,r0,#0xd3
  127. msr cpsr,r0
  128. /*
  129. * we do sys-critical inits only at reboot,
  130. * not when booting from ram!
  131. */
  132. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  133. bl cpu_init_crit
  134. #endif
  135. bl _main
  136. /*------------------------------------------------------------------------------*/
  137. .globl c_runtime_cpu_setup
  138. c_runtime_cpu_setup:
  139. mov pc, lr
  140. /*
  141. *************************************************************************
  142. *
  143. * CPU_init_critical registers
  144. *
  145. * setup important registers
  146. * setup memory timing
  147. *
  148. *************************************************************************
  149. */
  150. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  151. cpu_init_crit:
  152. /*
  153. * flush v4 I/D caches
  154. */
  155. mov r0, #0
  156. mcr p15, 0, r0, c7, c5, 0 /* flush v4 I-cache */
  157. mcr p15, 0, r0, c7, c6, 0 /* flush v4 D-cache */
  158. /*
  159. * disable MMU stuff and caches
  160. */
  161. mrc p15, 0, r0, c1, c0, 0
  162. bic r0, r0, #0x00002300 /* clear bits 13, 9:8 (--V- --RS) */
  163. bic r0, r0, #0x00000087 /* clear bits 7, 2:0 (B--- -CAM) */
  164. orr r0, r0, #0x00000002 /* set bit 2 (A) Align */
  165. orr r0, r0, #0x00001000 /* set bit 12 (I) I-Cache */
  166. mcr p15, 0, r0, c1, c0, 0
  167. /*
  168. * Go setup Memory and board specific bits prior to relocation.
  169. */
  170. mov ip, lr /* perserve link reg across call */
  171. bl lowlevel_init /* go setup memory */
  172. mov lr, ip /* restore link */
  173. mov pc, lr /* back to my caller */
  174. #endif
  175. /*
  176. *************************************************************************
  177. *
  178. * Interrupt handling
  179. *
  180. *************************************************************************
  181. */
  182. @
  183. @ IRQ stack frame.
  184. @
  185. #define S_FRAME_SIZE 72
  186. #define S_OLD_R0 68
  187. #define S_PSR 64
  188. #define S_PC 60
  189. #define S_LR 56
  190. #define S_SP 52
  191. #define S_IP 48
  192. #define S_FP 44
  193. #define S_R10 40
  194. #define S_R9 36
  195. #define S_R8 32
  196. #define S_R7 28
  197. #define S_R6 24
  198. #define S_R5 20
  199. #define S_R4 16
  200. #define S_R3 12
  201. #define S_R2 8
  202. #define S_R1 4
  203. #define S_R0 0
  204. #define MODE_SVC 0x13
  205. #define I_BIT 0x80
  206. /*
  207. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  208. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  209. */
  210. .macro bad_save_user_regs
  211. @ carve out a frame on current user stack
  212. sub sp, sp, #S_FRAME_SIZE
  213. stmia sp, {r0 - r12} @ Save user registers (now in svc mode) r0-r12
  214. ldr r2, IRQ_STACK_START_IN
  215. @ get values for "aborted" pc and cpsr (into parm regs)
  216. ldmia r2, {r2 - r3}
  217. add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
  218. add r5, sp, #S_SP
  219. mov r1, lr
  220. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  221. mov r0, sp @ save current stack into r0 (param register)
  222. .endm
  223. .macro irq_save_user_regs
  224. sub sp, sp, #S_FRAME_SIZE
  225. stmia sp, {r0 - r12} @ Calling r0-r12
  226. @ !!!! R8 NEEDS to be saved !!!! a reserved stack spot would be good.
  227. add r8, sp, #S_PC
  228. stmdb r8, {sp, lr}^ @ Calling SP, LR
  229. str lr, [r8, #0] @ Save calling PC
  230. mrs r6, spsr
  231. str r6, [r8, #4] @ Save CPSR
  232. str r0, [r8, #8] @ Save OLD_R0
  233. mov r0, sp
  234. .endm
  235. .macro irq_restore_user_regs
  236. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  237. mov r0, r0
  238. ldr lr, [sp, #S_PC] @ Get PC
  239. add sp, sp, #S_FRAME_SIZE
  240. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  241. .endm
  242. .macro get_bad_stack
  243. ldr r13, IRQ_STACK_START_IN @ setup our mode stack
  244. str lr, [r13] @ save caller lr in position 0 of saved stack
  245. mrs lr, spsr @ get the spsr
  246. str lr, [r13, #4] @ save spsr in position 1 of saved stack
  247. mov r13, #MODE_SVC @ prepare SVC-Mode
  248. @ msr spsr_c, r13
  249. msr spsr, r13 @ switch modes, make sure moves will execute
  250. mov lr, pc @ capture return pc
  251. movs pc, lr @ jump to next instruction & switch modes.
  252. .endm
  253. .macro get_irq_stack @ setup IRQ stack
  254. ldr sp, IRQ_STACK_START
  255. .endm
  256. .macro get_fiq_stack @ setup FIQ stack
  257. ldr sp, FIQ_STACK_START
  258. .endm
  259. /*
  260. * exception handlers
  261. */
  262. .align 5
  263. undefined_instruction:
  264. get_bad_stack
  265. bad_save_user_regs
  266. bl do_undefined_instruction
  267. .align 5
  268. software_interrupt:
  269. get_bad_stack
  270. bad_save_user_regs
  271. bl do_software_interrupt
  272. .align 5
  273. prefetch_abort:
  274. get_bad_stack
  275. bad_save_user_regs
  276. bl do_prefetch_abort
  277. .align 5
  278. data_abort:
  279. get_bad_stack
  280. bad_save_user_regs
  281. bl do_data_abort
  282. .align 5
  283. not_used:
  284. get_bad_stack
  285. bad_save_user_regs
  286. bl do_not_used
  287. #ifdef CONFIG_USE_IRQ
  288. .align 5
  289. irq:
  290. get_irq_stack
  291. irq_save_user_regs
  292. bl do_irq
  293. irq_restore_user_regs
  294. .align 5
  295. fiq:
  296. get_fiq_stack
  297. /* someone ought to write a more effiction fiq_save_user_regs */
  298. irq_save_user_regs
  299. bl do_fiq
  300. irq_restore_user_regs
  301. #else
  302. .align 5
  303. irq:
  304. get_bad_stack
  305. bad_save_user_regs
  306. bl do_irq
  307. .align 5
  308. fiq:
  309. get_bad_stack
  310. bad_save_user_regs
  311. bl do_fiq
  312. #endif
  313. # ifdef CONFIG_INTEGRATOR
  314. /* Satisfied by general board level routine */
  315. #else
  316. .align 5
  317. .globl reset_cpu
  318. reset_cpu:
  319. ldr r1, rstctl1 /* get clkm1 reset ctl */
  320. mov r3, #0x0
  321. strh r3, [r1] /* clear it */
  322. mov r3, #0x8
  323. strh r3, [r1] /* force dsp+arm reset */
  324. _loop_forever:
  325. b _loop_forever
  326. rstctl1:
  327. .word 0xfffece10
  328. #endif /* #ifdef CONFIG_INTEGRATOR */