start.S 8.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403
  1. /*
  2. * armboot - Startup Code for ARM920 CPU-core
  3. *
  4. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  5. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  6. * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #include <asm-offsets.h>
  27. #include <common.h>
  28. #include <config.h>
  29. /*
  30. *************************************************************************
  31. *
  32. * Jump vector table as in table 3.1 in [1]
  33. *
  34. *************************************************************************
  35. */
  36. .globl _start
  37. _start: b start_code
  38. ldr pc, _undefined_instruction
  39. ldr pc, _software_interrupt
  40. ldr pc, _prefetch_abort
  41. ldr pc, _data_abort
  42. ldr pc, _not_used
  43. ldr pc, _irq
  44. ldr pc, _fiq
  45. _undefined_instruction: .word undefined_instruction
  46. _software_interrupt: .word software_interrupt
  47. _prefetch_abort: .word prefetch_abort
  48. _data_abort: .word data_abort
  49. _not_used: .word not_used
  50. _irq: .word irq
  51. _fiq: .word fiq
  52. .balignl 16,0xdeadbeef
  53. /*
  54. *************************************************************************
  55. *
  56. * Startup Code (called from the ARM reset exception vector)
  57. *
  58. * do important init only if we don't start from memory!
  59. * relocate armboot to ram
  60. * setup stack
  61. * jump to second stage
  62. *
  63. *************************************************************************
  64. */
  65. .globl _TEXT_BASE
  66. _TEXT_BASE:
  67. #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_TEXT_BASE)
  68. .word CONFIG_SPL_TEXT_BASE
  69. #else
  70. .word CONFIG_SYS_TEXT_BASE
  71. #endif
  72. /*
  73. * These are defined in the board-specific linker script.
  74. * Subtracting _start from them lets the linker put their
  75. * relative position in the executable instead of leaving
  76. * them null.
  77. */
  78. .globl _bss_start_ofs
  79. _bss_start_ofs:
  80. .word __bss_start - _start
  81. .globl _bss_end_ofs
  82. _bss_end_ofs:
  83. .word __bss_end - _start
  84. .globl _end_ofs
  85. _end_ofs:
  86. .word _end - _start
  87. #ifdef CONFIG_USE_IRQ
  88. /* IRQ stack memory (calculated at run-time) */
  89. .globl IRQ_STACK_START
  90. IRQ_STACK_START:
  91. .word 0x0badc0de
  92. /* IRQ stack memory (calculated at run-time) */
  93. .globl FIQ_STACK_START
  94. FIQ_STACK_START:
  95. .word 0x0badc0de
  96. #endif
  97. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  98. .globl IRQ_STACK_START_IN
  99. IRQ_STACK_START_IN:
  100. .word 0x0badc0de
  101. /*
  102. * the actual start code
  103. */
  104. start_code:
  105. /*
  106. * set the cpu to SVC32 mode
  107. */
  108. mrs r0, cpsr
  109. bic r0, r0, #0x1f
  110. orr r0, r0, #0xd3
  111. msr cpsr, r0
  112. #if defined(CONFIG_AT91RM9200DK) || defined(CONFIG_AT91RM9200EK)
  113. /*
  114. * relocate exception table
  115. */
  116. ldr r0, =_start
  117. ldr r1, =0x0
  118. mov r2, #16
  119. copyex:
  120. subs r2, r2, #1
  121. ldr r3, [r0], #4
  122. str r3, [r1], #4
  123. bne copyex
  124. #endif
  125. #ifdef CONFIG_S3C24X0
  126. /* turn off the watchdog */
  127. # if defined(CONFIG_S3C2400)
  128. # define pWTCON 0x15300000
  129. # define INTMSK 0x14400008 /* Interrupt-Controller base addresses */
  130. # define CLKDIVN 0x14800014 /* clock divisor register */
  131. #else
  132. # define pWTCON 0x53000000
  133. # define INTMSK 0x4A000008 /* Interrupt-Controller base addresses */
  134. # define INTSUBMSK 0x4A00001C
  135. # define CLKDIVN 0x4C000014 /* clock divisor register */
  136. # endif
  137. ldr r0, =pWTCON
  138. mov r1, #0x0
  139. str r1, [r0]
  140. /*
  141. * mask all IRQs by setting all bits in the INTMR - default
  142. */
  143. mov r1, #0xffffffff
  144. ldr r0, =INTMSK
  145. str r1, [r0]
  146. # if defined(CONFIG_S3C2410)
  147. ldr r1, =0x3ff
  148. ldr r0, =INTSUBMSK
  149. str r1, [r0]
  150. # endif
  151. /* FCLK:HCLK:PCLK = 1:2:4 */
  152. /* default FCLK is 120 MHz ! */
  153. ldr r0, =CLKDIVN
  154. mov r1, #3
  155. str r1, [r0]
  156. #endif /* CONFIG_S3C24X0 */
  157. /*
  158. * we do sys-critical inits only at reboot,
  159. * not when booting from ram!
  160. */
  161. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  162. bl cpu_init_crit
  163. #endif
  164. bl _main
  165. /*------------------------------------------------------------------------------*/
  166. .globl c_runtime_cpu_setup
  167. c_runtime_cpu_setup:
  168. mov pc, lr
  169. /*
  170. *************************************************************************
  171. *
  172. * CPU_init_critical registers
  173. *
  174. * setup important registers
  175. * setup memory timing
  176. *
  177. *************************************************************************
  178. */
  179. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  180. cpu_init_crit:
  181. /*
  182. * flush v4 I/D caches
  183. */
  184. mov r0, #0
  185. mcr p15, 0, r0, c7, c7, 0 /* flush v3/v4 cache */
  186. mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */
  187. /*
  188. * disable MMU stuff and caches
  189. */
  190. mrc p15, 0, r0, c1, c0, 0
  191. bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
  192. bic r0, r0, #0x00000087 @ clear bits 7, 2:0 (B--- -CAM)
  193. orr r0, r0, #0x00000002 @ set bit 2 (A) Align
  194. orr r0, r0, #0x00001000 @ set bit 12 (I) I-Cache
  195. mcr p15, 0, r0, c1, c0, 0
  196. /*
  197. * before relocating, we have to setup RAM timing
  198. * because memory timing is board-dependend, you will
  199. * find a lowlevel_init.S in your board directory.
  200. */
  201. mov ip, lr
  202. bl lowlevel_init
  203. mov lr, ip
  204. mov pc, lr
  205. #endif /* CONFIG_SKIP_LOWLEVEL_INIT */
  206. /*
  207. *************************************************************************
  208. *
  209. * Interrupt handling
  210. *
  211. *************************************************************************
  212. */
  213. @
  214. @ IRQ stack frame.
  215. @
  216. #define S_FRAME_SIZE 72
  217. #define S_OLD_R0 68
  218. #define S_PSR 64
  219. #define S_PC 60
  220. #define S_LR 56
  221. #define S_SP 52
  222. #define S_IP 48
  223. #define S_FP 44
  224. #define S_R10 40
  225. #define S_R9 36
  226. #define S_R8 32
  227. #define S_R7 28
  228. #define S_R6 24
  229. #define S_R5 20
  230. #define S_R4 16
  231. #define S_R3 12
  232. #define S_R2 8
  233. #define S_R1 4
  234. #define S_R0 0
  235. #define MODE_SVC 0x13
  236. #define I_BIT 0x80
  237. /*
  238. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  239. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  240. */
  241. .macro bad_save_user_regs
  242. sub sp, sp, #S_FRAME_SIZE
  243. stmia sp, {r0 - r12} @ Calling r0-r12
  244. ldr r2, IRQ_STACK_START_IN
  245. ldmia r2, {r2 - r3} @ get pc, cpsr
  246. add r0, sp, #S_FRAME_SIZE @ restore sp_SVC
  247. add r5, sp, #S_SP
  248. mov r1, lr
  249. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  250. mov r0, sp
  251. .endm
  252. .macro irq_save_user_regs
  253. sub sp, sp, #S_FRAME_SIZE
  254. stmia sp, {r0 - r12} @ Calling r0-r12
  255. add r7, sp, #S_PC
  256. stmdb r7, {sp, lr}^ @ Calling SP, LR
  257. str lr, [r7, #0] @ Save calling PC
  258. mrs r6, spsr
  259. str r6, [r7, #4] @ Save CPSR
  260. str r0, [r7, #8] @ Save OLD_R0
  261. mov r0, sp
  262. .endm
  263. .macro irq_restore_user_regs
  264. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  265. mov r0, r0
  266. ldr lr, [sp, #S_PC] @ Get PC
  267. add sp, sp, #S_FRAME_SIZE
  268. /* return & move spsr_svc into cpsr */
  269. subs pc, lr, #4
  270. .endm
  271. .macro get_bad_stack
  272. ldr r13, IRQ_STACK_START_IN @ setup our mode stack
  273. str lr, [r13] @ save caller lr / spsr
  274. mrs lr, spsr
  275. str lr, [r13, #4]
  276. mov r13, #MODE_SVC @ prepare SVC-Mode
  277. @ msr spsr_c, r13
  278. msr spsr, r13
  279. mov lr, pc
  280. movs pc, lr
  281. .endm
  282. .macro get_irq_stack @ setup IRQ stack
  283. ldr sp, IRQ_STACK_START
  284. .endm
  285. .macro get_fiq_stack @ setup FIQ stack
  286. ldr sp, FIQ_STACK_START
  287. .endm
  288. /*
  289. * exception handlers
  290. */
  291. .align 5
  292. undefined_instruction:
  293. get_bad_stack
  294. bad_save_user_regs
  295. bl do_undefined_instruction
  296. .align 5
  297. software_interrupt:
  298. get_bad_stack
  299. bad_save_user_regs
  300. bl do_software_interrupt
  301. .align 5
  302. prefetch_abort:
  303. get_bad_stack
  304. bad_save_user_regs
  305. bl do_prefetch_abort
  306. .align 5
  307. data_abort:
  308. get_bad_stack
  309. bad_save_user_regs
  310. bl do_data_abort
  311. .align 5
  312. not_used:
  313. get_bad_stack
  314. bad_save_user_regs
  315. bl do_not_used
  316. #ifdef CONFIG_USE_IRQ
  317. .align 5
  318. irq:
  319. get_irq_stack
  320. irq_save_user_regs
  321. bl do_irq
  322. irq_restore_user_regs
  323. .align 5
  324. fiq:
  325. get_fiq_stack
  326. /* someone ought to write a more effiction fiq_save_user_regs */
  327. irq_save_user_regs
  328. bl do_fiq
  329. irq_restore_user_regs
  330. #else
  331. .align 5
  332. irq:
  333. get_bad_stack
  334. bad_save_user_regs
  335. bl do_irq
  336. .align 5
  337. fiq:
  338. get_bad_stack
  339. bad_save_user_regs
  340. bl do_fiq
  341. #endif