start.S 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407
  1. /*
  2. * armboot - Startup Code for OMP2420/ARM1136 CPU-core
  3. *
  4. * Copyright (c) 2004 Texas Instruments <r-woodruff2@ti.com>
  5. *
  6. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  7. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  8. * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
  9. * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com>
  10. * Copyright (c) 2003 Kshitij <kshitij@ti.com>
  11. *
  12. * See file CREDITS for list of people who contributed to this
  13. * project.
  14. *
  15. * This program is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License as
  17. * published by the Free Software Foundation; either version 2 of
  18. * the License, or (at your option) any later version.
  19. *
  20. * This program is distributed in the hope that it will be useful,
  21. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  22. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  23. * GNU General Public License for more details.
  24. *
  25. * You should have received a copy of the GNU General Public License
  26. * along with this program; if not, write to the Free Software
  27. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  28. * MA 02111-1307 USA
  29. */
  30. #include <asm-offsets.h>
  31. #include <config.h>
  32. #include <version.h>
  33. .globl _start
  34. _start: b reset
  35. #ifdef CONFIG_SPL_BUILD
  36. ldr pc, _hang
  37. ldr pc, _hang
  38. ldr pc, _hang
  39. ldr pc, _hang
  40. ldr pc, _hang
  41. ldr pc, _hang
  42. ldr pc, _hang
  43. _hang:
  44. .word do_hang
  45. .word 0x12345678
  46. .word 0x12345678
  47. .word 0x12345678
  48. .word 0x12345678
  49. .word 0x12345678
  50. .word 0x12345678
  51. .word 0x12345678 /* now 16*4=64 */
  52. #else
  53. ldr pc, _undefined_instruction
  54. ldr pc, _software_interrupt
  55. ldr pc, _prefetch_abort
  56. ldr pc, _data_abort
  57. ldr pc, _not_used
  58. ldr pc, _irq
  59. ldr pc, _fiq
  60. _undefined_instruction: .word undefined_instruction
  61. _software_interrupt: .word software_interrupt
  62. _prefetch_abort: .word prefetch_abort
  63. _data_abort: .word data_abort
  64. _not_used: .word not_used
  65. _irq: .word irq
  66. _fiq: .word fiq
  67. _pad: .word 0x12345678 /* now 16*4=64 */
  68. #endif /* CONFIG_SPL_BUILD */
  69. .global _end_vect
  70. _end_vect:
  71. .balignl 16,0xdeadbeef
  72. /*
  73. *************************************************************************
  74. *
  75. * Startup Code (reset vector)
  76. *
  77. * do important init only if we don't start from memory!
  78. * setup Memory and board specific bits prior to relocation.
  79. * relocate armboot to ram
  80. * setup stack
  81. *
  82. *************************************************************************
  83. */
  84. .globl _TEXT_BASE
  85. _TEXT_BASE:
  86. #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_TEXT_BASE)
  87. .word CONFIG_SPL_TEXT_BASE
  88. #else
  89. .word CONFIG_SYS_TEXT_BASE
  90. #endif
  91. /*
  92. * These are defined in the board-specific linker script.
  93. * Subtracting _start from them lets the linker put their
  94. * relative position in the executable instead of leaving
  95. * them null.
  96. */
  97. .globl _bss_start_ofs
  98. _bss_start_ofs:
  99. .word __bss_start - _start
  100. .globl _bss_end_ofs
  101. _bss_end_ofs:
  102. .word __bss_end - _start
  103. .globl _end_ofs
  104. _end_ofs:
  105. .word _end - _start
  106. #ifdef CONFIG_USE_IRQ
  107. /* IRQ stack memory (calculated at run-time) */
  108. .globl IRQ_STACK_START
  109. IRQ_STACK_START:
  110. .word 0x0badc0de
  111. /* IRQ stack memory (calculated at run-time) */
  112. .globl FIQ_STACK_START
  113. FIQ_STACK_START:
  114. .word 0x0badc0de
  115. #endif
  116. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  117. .globl IRQ_STACK_START_IN
  118. IRQ_STACK_START_IN:
  119. .word 0x0badc0de
  120. /*
  121. * the actual reset code
  122. */
  123. reset:
  124. /*
  125. * set the cpu to SVC32 mode
  126. */
  127. mrs r0,cpsr
  128. bic r0,r0,#0x1f
  129. orr r0,r0,#0xd3
  130. msr cpsr,r0
  131. #ifdef CONFIG_OMAP2420H4
  132. /* Copy vectors to mask ROM indirect addr */
  133. adr r0, _start /* r0 <- current position of code */
  134. add r0, r0, #4 /* skip reset vector */
  135. mov r2, #64 /* r2 <- size to copy */
  136. add r2, r0, r2 /* r2 <- source end address */
  137. mov r1, #SRAM_OFFSET0 /* build vect addr */
  138. mov r3, #SRAM_OFFSET1
  139. add r1, r1, r3
  140. mov r3, #SRAM_OFFSET2
  141. add r1, r1, r3
  142. next:
  143. ldmia r0!, {r3-r10} /* copy from source address [r0] */
  144. stmia r1!, {r3-r10} /* copy to target address [r1] */
  145. cmp r0, r2 /* until source end address [r2] */
  146. bne next /* loop until equal */
  147. bl cpy_clk_code /* put dpll adjust code behind vectors */
  148. #endif
  149. /* the mask ROM code should have PLL and others stable */
  150. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  151. bl cpu_init_crit
  152. #endif
  153. bl _main
  154. /*------------------------------------------------------------------------------*/
  155. .globl c_runtime_cpu_setup
  156. c_runtime_cpu_setup:
  157. bx lr
  158. /*
  159. *************************************************************************
  160. *
  161. * CPU_init_critical registers
  162. *
  163. * setup important registers
  164. * setup memory timing
  165. *
  166. *************************************************************************
  167. */
  168. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  169. cpu_init_crit:
  170. /*
  171. * flush v4 I/D caches
  172. */
  173. mov r0, #0
  174. mcr p15, 0, r0, c7, c7, 0 /* Invalidate I+D+BTB caches */
  175. mcr p15, 0, r0, c8, c7, 0 /* Invalidate Unified TLB */
  176. /*
  177. * disable MMU stuff and caches
  178. */
  179. mrc p15, 0, r0, c1, c0, 0
  180. bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
  181. bic r0, r0, #0x00000087 @ clear bits 7, 2:0 (B--- -CAM)
  182. orr r0, r0, #0x00000002 @ set bit 2 (A) Align
  183. orr r0, r0, #0x00001000 @ set bit 12 (I) I-Cache
  184. mcr p15, 0, r0, c1, c0, 0
  185. /*
  186. * Jump to board specific initialization... The Mask ROM will have already initialized
  187. * basic memory. Go here to bump up clock rate and handle wake up conditions.
  188. */
  189. mov ip, lr /* persevere link reg across call */
  190. bl lowlevel_init /* go setup pll,mux,memory */
  191. mov lr, ip /* restore link */
  192. mov pc, lr /* back to my caller */
  193. #endif /* CONFIG_SKIP_LOWLEVEL_INIT */
  194. #ifndef CONFIG_SPL_BUILD
  195. /*
  196. *************************************************************************
  197. *
  198. * Interrupt handling
  199. *
  200. *************************************************************************
  201. */
  202. @
  203. @ IRQ stack frame.
  204. @
  205. #define S_FRAME_SIZE 72
  206. #define S_OLD_R0 68
  207. #define S_PSR 64
  208. #define S_PC 60
  209. #define S_LR 56
  210. #define S_SP 52
  211. #define S_IP 48
  212. #define S_FP 44
  213. #define S_R10 40
  214. #define S_R9 36
  215. #define S_R8 32
  216. #define S_R7 28
  217. #define S_R6 24
  218. #define S_R5 20
  219. #define S_R4 16
  220. #define S_R3 12
  221. #define S_R2 8
  222. #define S_R1 4
  223. #define S_R0 0
  224. #define MODE_SVC 0x13
  225. #define I_BIT 0x80
  226. /*
  227. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  228. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  229. */
  230. .macro bad_save_user_regs
  231. sub sp, sp, #S_FRAME_SIZE @ carve out a frame on current user stack
  232. stmia sp, {r0 - r12} @ Save user registers (now in svc mode) r0-r12
  233. ldr r2, IRQ_STACK_START_IN @ set base 2 words into abort stack
  234. ldmia r2, {r2 - r3} @ get values for "aborted" pc and cpsr (into parm regs)
  235. add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
  236. add r5, sp, #S_SP
  237. mov r1, lr
  238. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  239. mov r0, sp @ save current stack into r0 (param register)
  240. .endm
  241. .macro irq_save_user_regs
  242. sub sp, sp, #S_FRAME_SIZE
  243. stmia sp, {r0 - r12} @ Calling r0-r12
  244. add r8, sp, #S_PC @ !!!! R8 NEEDS to be saved !!!! a reserved stack spot would be good.
  245. stmdb r8, {sp, lr}^ @ Calling SP, LR
  246. str lr, [r8, #0] @ Save calling PC
  247. mrs r6, spsr
  248. str r6, [r8, #4] @ Save CPSR
  249. str r0, [r8, #8] @ Save OLD_R0
  250. mov r0, sp
  251. .endm
  252. .macro irq_restore_user_regs
  253. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  254. mov r0, r0
  255. ldr lr, [sp, #S_PC] @ Get PC
  256. add sp, sp, #S_FRAME_SIZE
  257. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  258. .endm
  259. .macro get_bad_stack
  260. ldr r13, IRQ_STACK_START_IN @ setup our mode stack (enter in banked mode)
  261. str lr, [r13] @ save caller lr in position 0 of saved stack
  262. mrs lr, spsr @ get the spsr
  263. str lr, [r13, #4] @ save spsr in position 1 of saved stack
  264. mov r13, #MODE_SVC @ prepare SVC-Mode
  265. @ msr spsr_c, r13
  266. msr spsr, r13 @ switch modes, make sure moves will execute
  267. mov lr, pc @ capture return pc
  268. movs pc, lr @ jump to next instruction & switch modes.
  269. .endm
  270. .macro get_bad_stack_swi
  271. sub r13, r13, #4 @ space on current stack for scratch reg.
  272. str r0, [r13] @ save R0's value.
  273. ldr r0, IRQ_STACK_START_IN @ get data regions start
  274. str lr, [r0] @ save caller lr in position 0 of saved stack
  275. mrs lr, spsr @ get the spsr
  276. str lr, [r0, #4] @ save spsr in position 1 of saved stack
  277. ldr lr, [r0] @ restore lr
  278. ldr r0, [r13] @ restore r0
  279. add r13, r13, #4 @ pop stack entry
  280. .endm
  281. .macro get_irq_stack @ setup IRQ stack
  282. ldr sp, IRQ_STACK_START
  283. .endm
  284. .macro get_fiq_stack @ setup FIQ stack
  285. ldr sp, FIQ_STACK_START
  286. .endm
  287. #endif /* CONFIG_SPL_BUILD */
  288. /*
  289. * exception handlers
  290. */
  291. #ifdef CONFIG_SPL_BUILD
  292. .align 5
  293. do_hang:
  294. ldr sp, _TEXT_BASE /* use 32 words about stack */
  295. bl hang /* hang and never return */
  296. #else /* !CONFIG_SPL_BUILD */
  297. .align 5
  298. undefined_instruction:
  299. get_bad_stack
  300. bad_save_user_regs
  301. bl do_undefined_instruction
  302. .align 5
  303. software_interrupt:
  304. get_bad_stack_swi
  305. bad_save_user_regs
  306. bl do_software_interrupt
  307. .align 5
  308. prefetch_abort:
  309. get_bad_stack
  310. bad_save_user_regs
  311. bl do_prefetch_abort
  312. .align 5
  313. data_abort:
  314. get_bad_stack
  315. bad_save_user_regs
  316. bl do_data_abort
  317. .align 5
  318. not_used:
  319. get_bad_stack
  320. bad_save_user_regs
  321. bl do_not_used
  322. #ifdef CONFIG_USE_IRQ
  323. .align 5
  324. irq:
  325. get_irq_stack
  326. irq_save_user_regs
  327. bl do_irq
  328. irq_restore_user_regs
  329. .align 5
  330. fiq:
  331. get_fiq_stack
  332. /* someone ought to write a more effiction fiq_save_user_regs */
  333. irq_save_user_regs
  334. bl do_fiq
  335. irq_restore_user_regs
  336. #else
  337. .align 5
  338. irq:
  339. get_bad_stack
  340. bad_save_user_regs
  341. bl do_irq
  342. .align 5
  343. fiq:
  344. get_bad_stack
  345. bad_save_user_regs
  346. bl do_fiq
  347. #endif
  348. .align 5
  349. .global arm1136_cache_flush
  350. arm1136_cache_flush:
  351. #if !defined(CONFIG_SYS_ICACHE_OFF)
  352. mcr p15, 0, r1, c7, c5, 0 @ invalidate I cache
  353. #endif
  354. #if !defined(CONFIG_SYS_DCACHE_OFF)
  355. mcr p15, 0, r1, c7, c14, 0 @ invalidate D cache
  356. #endif
  357. mov pc, lr @ back to caller
  358. #endif /* CONFIG_SPL_BUILD */