mpc8641hpcn.c 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354
  1. /*
  2. * Copyright 2004 Freescale Semiconductor.
  3. * Jeff Brown (jeffrey@freescale.com)
  4. * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
  5. *
  6. * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com>
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #include <common.h>
  27. #include <command.h>
  28. #include <pci.h>
  29. #include <asm/processor.h>
  30. #include <asm/immap_86xx.h>
  31. #include <spd.h>
  32. #if defined(CONFIG_OF_FLAT_TREE)
  33. #include <ft_build.h>
  34. extern void ft_cpu_setup(void *blob, bd_t *bd);
  35. #endif
  36. #include "pixis.h"
  37. #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  38. extern void ddr_enable_ecc(unsigned int dram_size);
  39. #endif
  40. extern long int spd_sdram(void);
  41. void sdram_init(void);
  42. long int fixed_sdram(void);
  43. int board_early_init_f (void)
  44. {
  45. return 0;
  46. }
  47. int checkboard (void)
  48. {
  49. puts("Board: MPC8641HPCN\n");
  50. #ifdef CONFIG_PCI
  51. volatile immap_t *immap = (immap_t *) CFG_CCSRBAR;
  52. volatile ccsr_gur_t *gur = &immap->im_gur;
  53. volatile ccsr_pex_t *pex1 = &immap->im_pex1;
  54. uint devdisr = gur->devdisr;
  55. uint io_sel = (gur->pordevsr & MPC86xx_PORDEVSR_IO_SEL) >> 16;
  56. uint host1_agent = (gur->porbmsr & MPC86xx_PORBMSR_HA) >> 17;
  57. uint pex1_agent = (host1_agent == 0) || (host1_agent == 1);
  58. if ((io_sel==2 || io_sel==3 || io_sel==5 \
  59. || io_sel==6 || io_sel==7 || io_sel==0xF)
  60. && !(devdisr & MPC86xx_DEVDISR_PCIEX1)){
  61. debug ("PCI-EXPRESS 1: %s \n",
  62. pex1_agent ? "Agent" : "Host");
  63. debug("0x%08x=0x%08x ", &pex1->pme_msg_det,pex1->pme_msg_det);
  64. if (pex1->pme_msg_det) {
  65. pex1->pme_msg_det = 0xffffffff;
  66. debug (" with errors. Clearing. Now 0x%08x",
  67. pex1->pme_msg_det);
  68. }
  69. debug ("\n");
  70. } else {
  71. printf ("PCI-EXPRESS 1: Disabled\n");
  72. }
  73. #else
  74. printf("PCI-EXPRESS1: Disabled\n");
  75. #endif
  76. return 0;
  77. }
  78. long int
  79. initdram(int board_type)
  80. {
  81. long dram_size = 0;
  82. extern long spd_sdram (void);
  83. #if defined(CONFIG_SPD_EEPROM)
  84. dram_size = spd_sdram ();
  85. #else
  86. dram_size = fixed_sdram ();
  87. #endif
  88. #if defined(CFG_RAMBOOT)
  89. puts(" DDR: ");
  90. return dram_size;
  91. #endif
  92. #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  93. /*
  94. * Initialize and enable DDR ECC.
  95. */
  96. ddr_enable_ecc(dram_size);
  97. #endif
  98. puts(" DDR: ");
  99. return dram_size;
  100. }
  101. #if defined(CFG_DRAM_TEST)
  102. int testdram(void)
  103. {
  104. uint *pstart = (uint *) CFG_MEMTEST_START;
  105. uint *pend = (uint *) CFG_MEMTEST_END;
  106. uint *p;
  107. printf("SDRAM test phase 1:\n");
  108. for (p = pstart; p < pend; p++)
  109. *p = 0xaaaaaaaa;
  110. for (p = pstart; p < pend; p++) {
  111. if (*p != 0xaaaaaaaa) {
  112. printf ("SDRAM test fails at: %08x\n", (uint) p);
  113. return 1;
  114. }
  115. }
  116. printf("SDRAM test phase 2:\n");
  117. for (p = pstart; p < pend; p++)
  118. *p = 0x55555555;
  119. for (p = pstart; p < pend; p++) {
  120. if (*p != 0x55555555) {
  121. printf ("SDRAM test fails at: %08x\n", (uint) p);
  122. return 1;
  123. }
  124. }
  125. printf("SDRAM test passed.\n");
  126. return 0;
  127. }
  128. #endif
  129. #if !defined(CONFIG_SPD_EEPROM)
  130. /*
  131. * Fixed sdram init -- doesn't use serial presence detect.
  132. */
  133. long int fixed_sdram(void)
  134. {
  135. #if !defined(CFG_RAMBOOT)
  136. volatile immap_t *immap = (immap_t *)CFG_IMMR;
  137. volatile ccsr_ddr_t *ddr= &immap->im_ddr1;
  138. ddr->cs0_bnds = CFG_DDR_CS0_BNDS;
  139. ddr->cs0_config = CFG_DDR_CS0_CONFIG;
  140. ddr->ext_refrec = CFG_DDR_EXT_REFRESH;
  141. ddr->timing_cfg_0 = CFG_DDR_TIMING_0;
  142. ddr->timing_cfg_1 = CFG_DDR_TIMING_1;
  143. ddr->timing_cfg_2 = CFG_DDR_TIMING_2;
  144. ddr->sdram_mode_1 = CFG_DDR_MODE_1;
  145. ddr->sdram_mode_2 = CFG_DDR_MODE_2;
  146. ddr->sdram_interval = CFG_DDR_INTERVAL;
  147. ddr->sdram_data_init = CFG_DDR_DATA_INIT;
  148. ddr->sdram_clk_cntl = CFG_DDR_CLK_CTRL;
  149. ddr->sdram_ocd_cntl = CFG_DDR_OCD_CTRL;
  150. ddr->sdram_ocd_status = CFG_DDR_OCD_STATUS;
  151. #if defined (CONFIG_DDR_ECC)
  152. ddr->err_disable = 0x0000008D;
  153. ddr->err_sbe = 0x00ff0000;
  154. #endif
  155. asm("sync;isync");
  156. udelay(500);
  157. #if defined (CONFIG_DDR_ECC)
  158. /* Enable ECC checking */
  159. ddr->sdram_cfg_1 = (CFG_DDR_CONTROL | 0x20000000);
  160. #else
  161. ddr->sdram_cfg_1 = CFG_DDR_CONTROL;
  162. ddr->sdram_cfg_2 = CFG_DDR_CONTROL2;
  163. #endif
  164. asm("sync; isync");
  165. udelay(500);
  166. #endif
  167. return CFG_SDRAM_SIZE * 1024 * 1024;
  168. }
  169. #endif /* !defined(CONFIG_SPD_EEPROM) */
  170. #if defined(CONFIG_PCI)
  171. /*
  172. * Initialize PCI Devices, report devices found.
  173. */
  174. #ifndef CONFIG_PCI_PNP
  175. static struct pci_config_table pci_fsl86xxads_config_table[] = {
  176. { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
  177. PCI_IDSEL_NUMBER, PCI_ANY_ID,
  178. pci_cfgfunc_config_device, { PCI_ENET0_IOADDR,
  179. PCI_ENET0_MEMADDR,
  180. PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER
  181. } },
  182. { }
  183. };
  184. #endif
  185. static struct pci_controller hose = {
  186. #ifndef CONFIG_PCI_PNP
  187. config_table: pci_mpc86xxcts_config_table,
  188. #endif
  189. };
  190. #endif /* CONFIG_PCI */
  191. void
  192. pci_init_board(void)
  193. {
  194. #ifdef CONFIG_PCI
  195. extern void pci_mpc86xx_init(struct pci_controller *hose);
  196. pci_mpc86xx_init(&hose);
  197. #endif /* CONFIG_PCI */
  198. }
  199. #if defined(CONFIG_OF_FLAT_TREE) && defined(CONFIG_OF_BOARD_SETUP)
  200. void
  201. ft_board_setup(void *blob, bd_t *bd)
  202. {
  203. u32 *p;
  204. int len;
  205. ft_cpu_setup(blob, bd);
  206. p = ft_get_prop(blob, "/memory/reg", &len);
  207. if (p != NULL) {
  208. *p++ = cpu_to_be32(bd->bi_memstart);
  209. *p = cpu_to_be32(bd->bi_memsize);
  210. }
  211. }
  212. #endif
  213. void
  214. mpc8641_reset_board(cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
  215. {
  216. char cmd;
  217. ulong val;
  218. ulong corepll;
  219. if (argc > 1) {
  220. cmd = argv[1][1];
  221. switch (cmd) {
  222. case 'f': /* reset with frequency changed */
  223. if (argc < 5)
  224. goto my_usage;
  225. read_from_px_regs(0);
  226. val = set_px_sysclk(simple_strtoul(argv[2], NULL, 10));
  227. corepll = strfractoint(argv[3]);
  228. val = val + set_px_corepll(corepll);
  229. val = val + set_px_mpxpll(simple_strtoul(argv[4], NULL, 10));
  230. if (val == 3) {
  231. printf("Setting registers VCFGEN0 and VCTL\n");
  232. read_from_px_regs(1);
  233. printf("Resetting board with values from VSPEED0, VSPEED1, VCLKH, and VCLKL ....\n");
  234. set_px_go();
  235. } else
  236. goto my_usage;
  237. while (1); /* Not reached */
  238. case 'l':
  239. if (argv[2][1] == 'f') {
  240. read_from_px_regs(0);
  241. read_from_px_regs_altbank(0);
  242. /* reset with frequency changed */
  243. val = set_px_sysclk(simple_strtoul(argv[3], NULL, 10));
  244. corepll = strfractoint(argv[4]);
  245. val = val + set_px_corepll(corepll);
  246. val = val + set_px_mpxpll(simple_strtoul(argv[5], NULL, 10));
  247. if (val == 3) {
  248. printf("Setting registers VCFGEN0, VCFGEN1, VBOOT, and VCTL\n");
  249. set_altbank();
  250. read_from_px_regs(1);
  251. read_from_px_regs_altbank(1);
  252. printf("Enabling watchdog timer on the FPGA and resetting board with values from VSPEED0, VSPEED1, VCLKH, and VCLKL to boot from the other bank ....\n");
  253. set_px_go_with_watchdog();
  254. } else
  255. goto my_usage;
  256. while(1); /* Not reached */
  257. } else if(argv[2][1] == 'd'){
  258. /* Reset from next bank without changing frequencies but with watchdog timer enabled */
  259. read_from_px_regs(0);
  260. read_from_px_regs_altbank(0);
  261. printf("Setting registers VCFGEN1, VBOOT, and VCTL\n");
  262. set_altbank();
  263. read_from_px_regs_altbank(1);
  264. printf("Enabling watchdog timer on the FPGA and resetting board to boot from the other bank....\n");
  265. set_px_go_with_watchdog();
  266. while(1); /* Not reached */
  267. } else {
  268. /* Reset from next bank without changing frequency and without watchdog timer enabled */
  269. read_from_px_regs(0);
  270. read_from_px_regs_altbank(0);
  271. if(argc > 2)
  272. goto my_usage;
  273. printf("Setting registers VCFGNE1, VBOOT, and VCTL\n");
  274. set_altbank();
  275. read_from_px_regs_altbank(1);
  276. printf("Resetting board to boot from the other bank....\n");
  277. set_px_go();
  278. }
  279. default:
  280. goto my_usage;
  281. }
  282. my_usage:
  283. printf("\nUsage: reset cf <SYSCLK freq> <COREPLL ratio> <MPXPLL ratio>\n");
  284. printf(" reset altbank [cf <SYSCLK freq> <COREPLL ratio> <MPXPLL ratio>]\n");
  285. printf("For example: reset cf 40 2.5 10\n");
  286. printf("See MPC8641HPCN Design Workbook for valid values of command line parameters.\n");
  287. return;
  288. } else
  289. out8(PIXIS_BASE+PIXIS_RST,0);
  290. }