karef.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577
  1. /*
  2. * Copyright (C) 2005 Sandburst Corporation
  3. * Travis B. Sawyer
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <config.h>
  24. #include <common.h>
  25. #include <command.h>
  26. #include "karef.h"
  27. #include "karef_version.h"
  28. #include <asm/processor.h>
  29. #include <asm/io.h>
  30. #include <spd_sdram.h>
  31. #include <i2c.h>
  32. #include "../common/sb_common.h"
  33. #include "../common/ppc440gx_i2c.h"
  34. void fpga_init (void);
  35. KAREF_BOARD_ID_ST board_id_as[] =
  36. {
  37. {"Undefined"}, /* Not specified */
  38. {"Kamino Reference Design"},
  39. {"Reserved"}, /* Reserved for future use */
  40. {"Reserved"}, /* Reserved for future use */
  41. };
  42. KAREF_BOARD_ID_ST ofem_board_id_as[] =
  43. {
  44. {"Undefined"},
  45. {"1x10 + 10x2"},
  46. {"Reserved"},
  47. {"Reserved"},
  48. };
  49. /*************************************************************************
  50. * board_early_init_f
  51. *
  52. * Setup chip selects, initialize the Opto-FPGA, initialize
  53. * interrupt polarity and triggers.
  54. ************************************************************************/
  55. int board_early_init_f (void)
  56. {
  57. ppc440_gpio_regs_t *gpio_regs;
  58. /* Enable GPIO interrupts */
  59. mtsdr(sdr_pfc0, 0x00103E00);
  60. /* Setup access for LEDs, and system topology info */
  61. gpio_regs = (ppc440_gpio_regs_t *)CFG_GPIO_BASE;
  62. gpio_regs->open_drain = SBCOMMON_GPIO_SYS_LEDS;
  63. gpio_regs->tri_state = SBCOMMON_GPIO_DBGLEDS;
  64. /* Turn on all the leds for now */
  65. gpio_regs->out = SBCOMMON_GPIO_LEDS;
  66. /*--------------------------------------------------------------------+
  67. | Initialize EBC CONFIG
  68. +-------------------------------------------------------------------*/
  69. mtebc(xbcfg,
  70. EBC_CFG_LE_UNLOCK | EBC_CFG_PTD_ENABLE |
  71. EBC_CFG_RTC_64PERCLK | EBC_CFG_ATC_PREVIOUS |
  72. EBC_CFG_DTC_PREVIOUS | EBC_CFG_CTC_PREVIOUS |
  73. EBC_CFG_EMC_DEFAULT | EBC_CFG_PME_DISABLE |
  74. EBC_CFG_PR_32);
  75. /*--------------------------------------------------------------------+
  76. | 1/2 MB FLASH. Initialize bank 0 with default values.
  77. +-------------------------------------------------------------------*/
  78. mtebc(pb0ap,
  79. EBC_BXAP_BME_DISABLED | EBC_BXAP_TWT_ENCODE(8) |
  80. EBC_BXAP_BCE_DISABLE | EBC_BXAP_CSN_ENCODE(1) |
  81. EBC_BXAP_OEN_ENCODE(1)| EBC_BXAP_WBN_ENCODE(1) |
  82. EBC_BXAP_WBF_ENCODE(1)| EBC_BXAP_TH_ENCODE(1) |
  83. EBC_BXAP_RE_DISABLED | EBC_BXAP_BEM_WRITEONLY |
  84. EBC_BXAP_PEN_DISABLED);
  85. mtebc(pb0cr, EBC_BXCR_BAS_ENCODE(CFG_FLASH_BASE) |
  86. EBC_BXCR_BS_1MB | EBC_BXCR_BU_RW | EBC_BXCR_BW_8BIT);
  87. /*--------------------------------------------------------------------+
  88. | 8KB NVRAM/RTC. Initialize bank 1 with default values.
  89. +-------------------------------------------------------------------*/
  90. mtebc(pb1ap,
  91. EBC_BXAP_BME_DISABLED | EBC_BXAP_TWT_ENCODE(10) |
  92. EBC_BXAP_BCE_DISABLE | EBC_BXAP_CSN_ENCODE(1) |
  93. EBC_BXAP_OEN_ENCODE(1)| EBC_BXAP_WBN_ENCODE(1) |
  94. EBC_BXAP_WBF_ENCODE(1)| EBC_BXAP_TH_ENCODE(1) |
  95. EBC_BXAP_RE_DISABLED | EBC_BXAP_BEM_WRITEONLY |
  96. EBC_BXAP_PEN_DISABLED);
  97. mtebc(pb1cr, EBC_BXCR_BAS_ENCODE(0x48000000) |
  98. EBC_BXCR_BS_1MB | EBC_BXCR_BU_RW | EBC_BXCR_BW_8BIT);
  99. /*--------------------------------------------------------------------+
  100. | Compact Flash, uses 2 Chip Selects (2 & 6)
  101. +-------------------------------------------------------------------*/
  102. mtebc(pb2ap,
  103. EBC_BXAP_BME_DISABLED | EBC_BXAP_TWT_ENCODE(8) |
  104. EBC_BXAP_BCE_DISABLE | EBC_BXAP_CSN_ENCODE(1) |
  105. EBC_BXAP_OEN_ENCODE(1)| EBC_BXAP_WBN_ENCODE(1) |
  106. EBC_BXAP_WBF_ENCODE(0)| EBC_BXAP_TH_ENCODE(1) |
  107. EBC_BXAP_RE_DISABLED | EBC_BXAP_BEM_WRITEONLY |
  108. EBC_BXAP_PEN_DISABLED);
  109. mtebc(pb2cr, EBC_BXCR_BAS_ENCODE(0xF0000000) |
  110. EBC_BXCR_BS_1MB | EBC_BXCR_BU_RW | EBC_BXCR_BW_16BIT);
  111. /*--------------------------------------------------------------------+
  112. | KaRef Scan FPGA. Initialize bank 3 with default values.
  113. +-------------------------------------------------------------------*/
  114. mtebc(pb5ap,
  115. EBC_BXAP_RE_ENABLED | EBC_BXAP_SOR_NONDELAYED |
  116. EBC_BXAP_BME_DISABLED | EBC_BXAP_TWT_ENCODE(3) |
  117. EBC_BXAP_TH_ENCODE(1) | EBC_BXAP_WBF_ENCODE(0) |
  118. EBC_BXAP_CSN_ENCODE(1) | EBC_BXAP_PEN_DISABLED |
  119. EBC_BXAP_OEN_ENCODE(1) | EBC_BXAP_BEM_RW);
  120. mtebc(pb5cr, EBC_BXCR_BAS_ENCODE(0x48200000) |
  121. EBC_BXCR_BS_1MB | EBC_BXCR_BU_RW | EBC_BXCR_BW_32BIT);
  122. /*--------------------------------------------------------------------+
  123. | MAC A & B for Kamino. OFEM FPGA decodes the addresses
  124. | Initialize bank 4 with default values.
  125. +-------------------------------------------------------------------*/
  126. mtebc(pb4ap,
  127. EBC_BXAP_RE_ENABLED | EBC_BXAP_SOR_NONDELAYED |
  128. EBC_BXAP_BME_DISABLED | EBC_BXAP_TWT_ENCODE(3) |
  129. EBC_BXAP_TH_ENCODE(1) | EBC_BXAP_WBF_ENCODE(0) |
  130. EBC_BXAP_CSN_ENCODE(1) | EBC_BXAP_PEN_DISABLED |
  131. EBC_BXAP_OEN_ENCODE(1) | EBC_BXAP_BEM_RW);
  132. mtebc(pb4cr, EBC_BXCR_BAS_ENCODE(0x48600000) |
  133. EBC_BXCR_BS_2MB | EBC_BXCR_BU_RW | EBC_BXCR_BW_32BIT);
  134. /*--------------------------------------------------------------------+
  135. | OFEM FPGA Initialize bank 5 with default values.
  136. +-------------------------------------------------------------------*/
  137. mtebc(pb3ap,
  138. EBC_BXAP_RE_ENABLED | EBC_BXAP_SOR_NONDELAYED |
  139. EBC_BXAP_BME_DISABLED | EBC_BXAP_TWT_ENCODE(3) |
  140. EBC_BXAP_TH_ENCODE(1) | EBC_BXAP_WBF_ENCODE(0) |
  141. EBC_BXAP_CSN_ENCODE(1) | EBC_BXAP_PEN_DISABLED |
  142. EBC_BXAP_OEN_ENCODE(1) | EBC_BXAP_BEM_RW);
  143. mtebc(pb3cr, EBC_BXCR_BAS_ENCODE(0x48400000) |
  144. EBC_BXCR_BS_1MB | EBC_BXCR_BU_RW | EBC_BXCR_BW_32BIT);
  145. /*--------------------------------------------------------------------+
  146. | Compact Flash, uses 2 Chip Selects (2 & 6)
  147. +-------------------------------------------------------------------*/
  148. mtebc(pb6ap,
  149. EBC_BXAP_BME_DISABLED | EBC_BXAP_TWT_ENCODE(8) |
  150. EBC_BXAP_BCE_DISABLE | EBC_BXAP_CSN_ENCODE(1) |
  151. EBC_BXAP_OEN_ENCODE(1)| EBC_BXAP_WBN_ENCODE(1) |
  152. EBC_BXAP_WBF_ENCODE(0)| EBC_BXAP_TH_ENCODE(1) |
  153. EBC_BXAP_RE_DISABLED | EBC_BXAP_BEM_WRITEONLY |
  154. EBC_BXAP_PEN_DISABLED);
  155. mtebc(pb6cr, EBC_BXCR_BAS_ENCODE(0xF0100000) |
  156. EBC_BXCR_BS_1MB | EBC_BXCR_BU_RW | EBC_BXCR_BW_16BIT);
  157. /*--------------------------------------------------------------------+
  158. | BME-32. Initialize bank 7 with default values.
  159. +-------------------------------------------------------------------*/
  160. mtebc(pb7ap,
  161. EBC_BXAP_RE_ENABLED | EBC_BXAP_SOR_NONDELAYED |
  162. EBC_BXAP_BME_DISABLED | EBC_BXAP_TWT_ENCODE(3) |
  163. EBC_BXAP_TH_ENCODE(1) | EBC_BXAP_WBF_ENCODE(0) |
  164. EBC_BXAP_CSN_ENCODE(1) | EBC_BXAP_PEN_DISABLED |
  165. EBC_BXAP_OEN_ENCODE(1) | EBC_BXAP_BEM_RW);
  166. mtebc(pb7cr, EBC_BXCR_BAS_ENCODE(0x48500000) |
  167. EBC_BXCR_BS_1MB | EBC_BXCR_BU_RW | EBC_BXCR_BW_32BIT);
  168. /*--------------------------------------------------------------------+
  169. * Setup the interrupt controller polarities, triggers, etc.
  170. +-------------------------------------------------------------------*/
  171. mtdcr (uic0sr, 0xffffffff); /* clear all */
  172. mtdcr (uic0er, 0x00000000); /* disable all */
  173. mtdcr (uic0cr, 0x00000000); /* all non- critical */
  174. mtdcr (uic0pr, 0xfffffe03); /* polarity */
  175. mtdcr (uic0tr, 0x01c00000); /* trigger edge vs level */
  176. mtdcr (uic0vr, 0x00000001); /* int31 highest, base=0x000 */
  177. mtdcr (uic0sr, 0xffffffff); /* clear all */
  178. mtdcr (uic1sr, 0xffffffff); /* clear all */
  179. mtdcr (uic1er, 0x00000000); /* disable all */
  180. mtdcr (uic1cr, 0x00000000); /* all non-critical */
  181. mtdcr (uic1pr, 0xffffc8ff); /* polarity */
  182. mtdcr (uic1tr, 0x00ff0000); /* trigger edge vs level */
  183. mtdcr (uic1vr, 0x00000001); /* int31 highest, base=0x000 */
  184. mtdcr (uic1sr, 0xffffffff); /* clear all */
  185. mtdcr (uic2sr, 0xffffffff); /* clear all */
  186. mtdcr (uic2er, 0x00000000); /* disable all */
  187. mtdcr (uic2cr, 0x00000000); /* all non-critical */
  188. mtdcr (uic2pr, 0xffff83ff); /* polarity */
  189. mtdcr (uic2tr, 0x00ff8c0f); /* trigger edge vs level */
  190. mtdcr (uic2vr, 0x00000001); /* int31 highest, base=0x000 */
  191. mtdcr (uic2sr, 0xffffffff); /* clear all */
  192. mtdcr (uicb0sr, 0xfc000000); /* clear all */
  193. mtdcr (uicb0er, 0x00000000); /* disable all */
  194. mtdcr (uicb0cr, 0x00000000); /* all non-critical */
  195. mtdcr (uicb0pr, 0xfc000000);
  196. mtdcr (uicb0tr, 0x00000000);
  197. mtdcr (uicb0vr, 0x00000001);
  198. fpga_init();
  199. return 0;
  200. }
  201. /*************************************************************************
  202. * checkboard
  203. *
  204. * Dump pertinent info to the console
  205. ************************************************************************/
  206. int checkboard (void)
  207. {
  208. sys_info_t sysinfo;
  209. unsigned char brd_rev, brd_id;
  210. unsigned short sernum;
  211. unsigned char scan_rev, scan_id, ofem_rev, ofem_id;
  212. unsigned char ofem_brd_rev, ofem_brd_id;
  213. KAREF_FPGA_REGS_ST *karef_ps;
  214. OFEM_FPGA_REGS_ST *ofem_ps;
  215. karef_ps = (KAREF_FPGA_REGS_ST *)CFG_KAREF_FPGA_BASE;
  216. ofem_ps = (OFEM_FPGA_REGS_ST *)CFG_OFEM_FPGA_BASE;
  217. scan_id = (unsigned char)((karef_ps->revision_ul &
  218. SAND_HAL_KA_SC_SCAN_REVISION_IDENTIFICATION_MASK)
  219. >> SAND_HAL_KA_SC_SCAN_REVISION_IDENTIFICATION_SHIFT);
  220. scan_rev = (unsigned char)((karef_ps->revision_ul & SAND_HAL_KA_SC_SCAN_REVISION_REVISION_MASK)
  221. >> SAND_HAL_KA_SC_SCAN_REVISION_REVISION_SHIFT);
  222. brd_rev = (unsigned char)((karef_ps->boardinfo_ul & SAND_HAL_KA_SC_SCAN_BRD_INFO_BRD_REV_MASK)
  223. >> SAND_HAL_KA_SC_SCAN_BRD_INFO_BRD_REV_SHIFT);
  224. brd_id = (unsigned char)((karef_ps->boardinfo_ul & SAND_HAL_KA_SC_SCAN_BRD_INFO_BRD_ID_MASK)
  225. >> SAND_HAL_KA_SC_SCAN_BRD_INFO_BRD_ID_SHIFT);
  226. ofem_brd_id = (unsigned char)((karef_ps->boardinfo_ul & SAND_HAL_KA_SC_SCAN_BRD_INFO_FEM_ID_MASK)
  227. >> SAND_HAL_KA_SC_SCAN_BRD_INFO_FEM_ID_SHIFT);
  228. ofem_brd_rev = (unsigned char)((karef_ps->boardinfo_ul & SAND_HAL_KA_SC_SCAN_BRD_INFO_FEM_REV_MASK)
  229. >> SAND_HAL_KA_SC_SCAN_BRD_INFO_FEM_REV_SHIFT);
  230. if (0xF != ofem_brd_id) {
  231. ofem_id = (unsigned char)((ofem_ps->revision_ul &
  232. SAND_HAL_KA_OF_OFEM_REVISION_IDENTIFICATION_MASK)
  233. >> SAND_HAL_KA_OF_OFEM_REVISION_IDENTIFICATION_SHIFT);
  234. ofem_rev = (unsigned char)((ofem_ps->revision_ul &
  235. SAND_HAL_KA_OF_OFEM_REVISION_REVISION_MASK)
  236. >> SAND_HAL_KA_OF_OFEM_REVISION_REVISION_SHIFT);
  237. }
  238. get_sys_info (&sysinfo);
  239. sernum = sbcommon_get_serial_number();
  240. printf ("Board: Sandburst Corporation Kamino Reference Design "
  241. "Serial Number: %d\n", sernum);
  242. printf ("%s\n", KAREF_U_BOOT_REL_STR);
  243. printf ("Built %s %s by %s\n", __DATE__, __TIME__, BUILDUSER);
  244. if (sbcommon_get_master()) {
  245. printf("Slot 0 - Master\nSlave board");
  246. if (sbcommon_secondary_present())
  247. printf(" present\n");
  248. else
  249. printf(" not detected\n");
  250. } else {
  251. printf("Slot 1 - Slave\n\n");
  252. }
  253. printf ("ScanFPGA ID:\t0x%02X\tRev: 0x%02X\n", scan_id, scan_rev);
  254. printf ("Board Rev:\t0x%02X\tID: 0x%02X\n", brd_rev, brd_id);
  255. if(0xF != ofem_brd_id) {
  256. printf("OFemFPGA ID:\t0x%02X\tRev: 0x%02X\n", ofem_id, ofem_rev);
  257. printf("OFEM Board Rev:\t0x%02X\tID: 0x%02X\n", ofem_brd_id, ofem_brd_rev);
  258. }
  259. printf ("\tVCO: %lu MHz\n", sysinfo.freqVCOMhz / 1000000);
  260. printf ("\tCPU: %lu MHz\n", sysinfo.freqProcessor / 1000000);
  261. printf ("\tPLB: %lu MHz\n", sysinfo.freqPLB / 1000000);
  262. printf ("\tOPB: %lu MHz\n", sysinfo.freqOPB / 1000000);
  263. printf ("\tEPB: %lu MHz\n", sysinfo.freqEPB / 1000000);
  264. /* Fix the ack in the bme 32 */
  265. udelay(5000);
  266. out32(CFG_BME32_BASE + 0x0000000C, 0x00000001);
  267. asm("eieio");
  268. return (0);
  269. }
  270. /*************************************************************************
  271. * misc_init_f
  272. *
  273. * Initialize I2C bus one to gain access to the fans
  274. ************************************************************************/
  275. int misc_init_f (void)
  276. {
  277. /* Turn on i2c bus 1 */
  278. puts ("I2C1: ");
  279. i2c1_init (CFG_I2C_SPEED, CFG_I2C_SLAVE);
  280. puts ("ready\n");
  281. /* Turn on fans 3 & 4 */
  282. sbcommon_fans();
  283. return (0);
  284. }
  285. /*************************************************************************
  286. * misc_init_r
  287. *
  288. * Do nothing.
  289. ************************************************************************/
  290. int misc_init_r (void)
  291. {
  292. unsigned short sernum;
  293. char envstr[255];
  294. KAREF_FPGA_REGS_ST *karef_ps;
  295. OFEM_FPGA_REGS_ST *ofem_ps;
  296. unsigned char ofem_id;
  297. if(NULL != getenv("secondserial")) {
  298. puts("secondserial is set, switching to second serial port\n");
  299. setenv("stderr", "serial1");
  300. setenv("stdout", "serial1");
  301. setenv("stdin", "serial1");
  302. }
  303. setenv("ubrelver", KAREF_U_BOOT_REL_STR);
  304. memset(envstr, 0, 255);
  305. sprintf (envstr, "Built %s %s by %s", __DATE__, __TIME__, BUILDUSER);
  306. setenv("bldstr", envstr);
  307. saveenv();
  308. if( getenv("autorecover")) {
  309. setenv("autorecover", NULL);
  310. saveenv();
  311. sernum = sbcommon_get_serial_number();
  312. printf("\nSetting up environment for automatic filesystem recovery\n");
  313. /*
  314. * Setup default bootargs
  315. */
  316. memset(envstr, 0, 255);
  317. sprintf(envstr, "console=ttyS0,9600 root=/dev/ram0 "
  318. "rw ip=10.100.70.%d:::255.255.0.0:karef%d:eth0:none idebus=33",
  319. sernum, sernum);
  320. setenv("bootargs", envstr);
  321. /*
  322. * Setup Default boot command
  323. */
  324. setenv("bootcmd", "fatload ide 0 8000000 uimage.karef;"
  325. "fatload ide 0 8100000 pramdisk;"
  326. "bootm 8000000 8100000");
  327. printf("Done. Please type allow the system to continue to boot\n");
  328. }
  329. if( getenv("fakeled")) {
  330. karef_ps = (KAREF_FPGA_REGS_ST *)CFG_KAREF_FPGA_BASE;
  331. ofem_ps = (OFEM_FPGA_REGS_ST *)CFG_OFEM_FPGA_BASE;
  332. ofem_ps->control_ul &= ~SAND_HAL_KA_SC_SCAN_CNTL_FAULT_LED_MASK;
  333. karef_ps->control_ul &= ~SAND_HAL_KA_OF_OFEM_CNTL_FAULT_LED_MASK;
  334. setenv("bootdelay", "-1");
  335. saveenv();
  336. printf("fakeled is set. use 'setenv fakeled ; setenv bootdelay 5 ; saveenv' to recover\n");
  337. }
  338. return (0);
  339. }
  340. /*************************************************************************
  341. * ide_set_reset
  342. ************************************************************************/
  343. #ifdef CONFIG_IDE_RESET
  344. void ide_set_reset(int on)
  345. {
  346. KAREF_FPGA_REGS_ST *karef_ps;
  347. /* TODO: ide reset */
  348. karef_ps = (KAREF_FPGA_REGS_ST *)CFG_KAREF_FPGA_BASE;
  349. if (on) {
  350. karef_ps->reset_ul &= ~SAND_HAL_KA_SC_SCAN_RESET_CF_RESET_N_MASK;
  351. } else {
  352. karef_ps->reset_ul |= SAND_HAL_KA_SC_SCAN_RESET_CF_RESET_N_MASK;
  353. }
  354. }
  355. #endif /* CONFIG_IDE_RESET */
  356. /*************************************************************************
  357. * fpga_init
  358. ************************************************************************/
  359. void fpga_init(void)
  360. {
  361. KAREF_FPGA_REGS_ST *karef_ps;
  362. OFEM_FPGA_REGS_ST *ofem_ps;
  363. unsigned char ofem_id;
  364. unsigned long tmp;
  365. /* Ensure we have power all around */
  366. udelay(500);
  367. karef_ps = (KAREF_FPGA_REGS_ST *)CFG_KAREF_FPGA_BASE;
  368. tmp =
  369. SAND_HAL_KA_SC_SCAN_RESET_CF_RESET_N_MASK |
  370. SAND_HAL_KA_SC_SCAN_RESET_BME_RESET_N_MASK |
  371. SAND_HAL_KA_SC_SCAN_RESET_KA_RESET_N_MASK |
  372. SAND_HAL_KA_SC_SCAN_RESET_SLAVE_RESET_N_MASK |
  373. SAND_HAL_KA_SC_SCAN_RESET_OFEM_RESET_N_MASK |
  374. SAND_HAL_KA_SC_SCAN_RESET_IFE_A_RESET_N_MASK |
  375. SAND_HAL_KA_SC_SCAN_RESET_I2C_MUX1_RESET_N_MASK |
  376. SAND_HAL_KA_SC_SCAN_RESET_PHY0_RESET_N_MASK |
  377. SAND_HAL_KA_SC_SCAN_RESET_PHY1_RESET_N_MASK;
  378. karef_ps->reset_ul = tmp;
  379. /*
  380. * Wait a bit to allow the ofem fpga to get its brains
  381. */
  382. udelay(5000);
  383. /*
  384. * Check to see if the ofem is there
  385. */
  386. ofem_id = (unsigned char)((karef_ps->boardinfo_ul & SAND_HAL_KA_SC_SCAN_BRD_INFO_FEM_ID_MASK)
  387. >> SAND_HAL_KA_SC_SCAN_BRD_INFO_FEM_ID_SHIFT);
  388. if(0xF != ofem_id) {
  389. tmp =
  390. SAND_HAL_KA_OF_OFEM_RESET_I2C_MUX0_RESET_N_MASK |
  391. SAND_HAL_KA_OF_OFEM_RESET_LOCH0_RESET_N_MASK |
  392. SAND_HAL_KA_OF_OFEM_RESET_MAC0_RESET_N_MASK;
  393. ofem_ps = (OFEM_FPGA_REGS_ST *)CFG_OFEM_FPGA_BASE;
  394. ofem_ps->reset_ul = tmp;
  395. ofem_ps->control_ul |= 1 < SAND_HAL_KA_OF_OFEM_CNTL_FAULT_LED_SHIFT;
  396. }
  397. karef_ps->control_ul |= 1 << SAND_HAL_KA_SC_SCAN_CNTL_FAULT_LED_SHIFT;
  398. asm("eieio");
  399. return;
  400. }
  401. int karefSetupVars(cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
  402. {
  403. unsigned short sernum;
  404. char envstr[255];
  405. sernum = sbcommon_get_serial_number();
  406. memset(envstr, 0, 255);
  407. /*
  408. * Setup our ip address
  409. */
  410. sprintf(envstr, "10.100.70.%d", sernum);
  411. setenv("ipaddr", envstr);
  412. /*
  413. * Setup the host ip address
  414. */
  415. setenv("serverip", "10.100.17.10");
  416. /*
  417. * Setup default bootargs
  418. */
  419. memset(envstr, 0, 255);
  420. sprintf(envstr, "console=ttyS0,9600 root=/dev/nfs "
  421. "rw nfsroot=10.100.17.10:/home/metrobox/mbc70.%d "
  422. "nfsaddrs=10.100.70.%d:10.100.17.10:10.100.1.1:"
  423. "255.255.0.0:karef%d.sandburst.com:eth0:none idebus=33",
  424. sernum, sernum, sernum);
  425. setenv("bootargs_nfs", envstr);
  426. setenv("bootargs", envstr);
  427. /*
  428. * Setup CF bootargs
  429. */
  430. memset(envstr, 0, 255);
  431. sprintf(envstr, "console=ttyS0,9600 root=/dev/hda2 "
  432. "rw ip=10.100.70.%d:::255.255.0.0:karef%d:eth0:none idebus=33",
  433. sernum, sernum);
  434. setenv("bootargs_cf", envstr);
  435. /*
  436. * Setup Default boot command
  437. */
  438. setenv("bootcmd_tftp", "tftp 8000000 uImage.karef;bootm 8000000");
  439. setenv("bootcmd", "tftp 8000000 uImage.karef;bootm 8000000");
  440. /*
  441. * Setup compact flash boot command
  442. */
  443. setenv("bootcmd_cf", "fatload ide 0 8000000 uimage.karef;bootm 8000000");
  444. saveenv();
  445. return(1);
  446. }
  447. int karefRecover(cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
  448. {
  449. unsigned short sernum;
  450. char envstr[255];
  451. sernum = sbcommon_get_serial_number();
  452. printf("\nSetting up environment for filesystem recovery\n");
  453. /*
  454. * Setup default bootargs
  455. */
  456. memset(envstr, 0, 255);
  457. sprintf(envstr, "console=ttyS0,9600 root=/dev/ram0 "
  458. "rw ip=10.100.70.%d:::255.255.0.0:karef%d:eth0:none",
  459. sernum, sernum);
  460. setenv("bootargs", envstr);
  461. /*
  462. * Setup Default boot command
  463. */
  464. setenv("bootcmd", "fatload ide 0 8000000 uimage.karef;"
  465. "fatload ide 0 8100000 pramdisk;"
  466. "bootm 8000000 8100000");
  467. printf("Done. Please type boot<cr>.\nWhen the kernel has booted"
  468. " please type fsrecover.sh<cr>\n");
  469. return(1);
  470. }
  471. U_BOOT_CMD(kasetup, 1, 1, karefSetupVars,
  472. "kasetup - Set environment to factory defaults\n", NULL);
  473. U_BOOT_CMD(karecover, 1, 1, karefRecover,
  474. "karecover - Set environment to allow for fs recovery\n", NULL);