sbc8641d.c 9.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386
  1. /*
  2. * Copyright 2007 Wind River Systemes, Inc. <www.windriver.com>
  3. * Copyright 2007 Embedded Specialties, Inc.
  4. * Joe Hamman joe.hamman@embeddedspecialties.com
  5. *
  6. * Copyright 2004 Freescale Semiconductor.
  7. * Jeff Brown
  8. * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
  9. *
  10. * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com>
  11. *
  12. * See file CREDITS for list of people who contributed to this
  13. * project.
  14. *
  15. * This program is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License as
  17. * published by the Free Software Foundation; either version 2 of
  18. * the License, or (at your option) any later version.
  19. *
  20. * This program is distributed in the hope that it will be useful,
  21. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  22. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  23. * GNU General Public License for more details.
  24. *
  25. * You should have received a copy of the GNU General Public License
  26. * along with this program; if not, write to the Free Software
  27. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  28. * MA 02111-1307 USA
  29. */
  30. #include <common.h>
  31. #include <command.h>
  32. #include <pci.h>
  33. #include <asm/processor.h>
  34. #include <asm/immap_86xx.h>
  35. #include <asm/immap_fsl_pci.h>
  36. #include <asm/fsl_ddr_sdram.h>
  37. #include <libfdt.h>
  38. #include <fdt_support.h>
  39. long int fixed_sdram (void);
  40. int board_early_init_f (void)
  41. {
  42. return 0;
  43. }
  44. int checkboard (void)
  45. {
  46. puts ("Board: Wind River SBC8641D\n");
  47. return 0;
  48. }
  49. phys_size_t initdram (int board_type)
  50. {
  51. long dram_size = 0;
  52. #if defined(CONFIG_SPD_EEPROM)
  53. dram_size = fsl_ddr_sdram();
  54. #else
  55. dram_size = fixed_sdram ();
  56. #endif
  57. #if defined(CONFIG_SYS_RAMBOOT)
  58. puts (" DDR: ");
  59. return dram_size;
  60. #endif
  61. puts (" DDR: ");
  62. return dram_size;
  63. }
  64. #if defined(CONFIG_SYS_DRAM_TEST)
  65. int testdram (void)
  66. {
  67. uint *pstart = (uint *) CONFIG_SYS_MEMTEST_START;
  68. uint *pend = (uint *) CONFIG_SYS_MEMTEST_END;
  69. uint *p;
  70. puts ("SDRAM test phase 1:\n");
  71. for (p = pstart; p < pend; p++)
  72. *p = 0xaaaaaaaa;
  73. for (p = pstart; p < pend; p++) {
  74. if (*p != 0xaaaaaaaa) {
  75. printf ("SDRAM test fails at: %08x\n", (uint) p);
  76. return 1;
  77. }
  78. }
  79. puts ("SDRAM test phase 2:\n");
  80. for (p = pstart; p < pend; p++)
  81. *p = 0x55555555;
  82. for (p = pstart; p < pend; p++) {
  83. if (*p != 0x55555555) {
  84. printf ("SDRAM test fails at: %08x\n", (uint) p);
  85. return 1;
  86. }
  87. }
  88. puts ("SDRAM test passed.\n");
  89. return 0;
  90. }
  91. #endif
  92. #if !defined(CONFIG_SPD_EEPROM)
  93. /*
  94. * Fixed sdram init -- doesn't use serial presence detect.
  95. */
  96. long int fixed_sdram (void)
  97. {
  98. #if !defined(CONFIG_SYS_RAMBOOT)
  99. volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
  100. volatile ccsr_ddr_t *ddr = &immap->im_ddr1;
  101. ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS;
  102. ddr->cs1_bnds = CONFIG_SYS_DDR_CS1_BNDS;
  103. ddr->cs2_bnds = CONFIG_SYS_DDR_CS2_BNDS;
  104. ddr->cs3_bnds = CONFIG_SYS_DDR_CS3_BNDS;
  105. ddr->cs0_config = CONFIG_SYS_DDR_CS0_CONFIG;
  106. ddr->cs1_config = CONFIG_SYS_DDR_CS1_CONFIG;
  107. ddr->cs2_config = CONFIG_SYS_DDR_CS2_CONFIG;
  108. ddr->cs3_config = CONFIG_SYS_DDR_CS3_CONFIG;
  109. ddr->timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
  110. ddr->timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
  111. ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
  112. ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
  113. ddr->sdram_cfg_1 = CONFIG_SYS_DDR_CFG_1A;
  114. ddr->sdram_cfg_2 = CONFIG_SYS_DDR_CFG_2;
  115. ddr->sdram_mode_1 = CONFIG_SYS_DDR_MODE_1;
  116. ddr->sdram_mode_2 = CONFIG_SYS_DDR_MODE_2;
  117. ddr->sdram_mode_cntl = CONFIG_SYS_DDR_MODE_CTL;
  118. ddr->sdram_interval = CONFIG_SYS_DDR_INTERVAL;
  119. ddr->sdram_data_init = CONFIG_SYS_DDR_DATA_INIT;
  120. ddr->sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL;
  121. asm ("sync;isync");
  122. udelay (500);
  123. ddr->sdram_cfg_1 = CONFIG_SYS_DDR_CFG_1B;
  124. asm ("sync; isync");
  125. udelay (500);
  126. ddr = &immap->im_ddr2;
  127. ddr->cs0_bnds = CONFIG_SYS_DDR2_CS0_BNDS;
  128. ddr->cs1_bnds = CONFIG_SYS_DDR2_CS1_BNDS;
  129. ddr->cs2_bnds = CONFIG_SYS_DDR2_CS2_BNDS;
  130. ddr->cs3_bnds = CONFIG_SYS_DDR2_CS3_BNDS;
  131. ddr->cs0_config = CONFIG_SYS_DDR2_CS0_CONFIG;
  132. ddr->cs1_config = CONFIG_SYS_DDR2_CS1_CONFIG;
  133. ddr->cs2_config = CONFIG_SYS_DDR2_CS2_CONFIG;
  134. ddr->cs3_config = CONFIG_SYS_DDR2_CS3_CONFIG;
  135. ddr->timing_cfg_3 = CONFIG_SYS_DDR2_EXT_REFRESH;
  136. ddr->timing_cfg_0 = CONFIG_SYS_DDR2_TIMING_0;
  137. ddr->timing_cfg_1 = CONFIG_SYS_DDR2_TIMING_1;
  138. ddr->timing_cfg_2 = CONFIG_SYS_DDR2_TIMING_2;
  139. ddr->sdram_cfg_1 = CONFIG_SYS_DDR2_CFG_1A;
  140. ddr->sdram_cfg_2 = CONFIG_SYS_DDR2_CFG_2;
  141. ddr->sdram_mode_1 = CONFIG_SYS_DDR2_MODE_1;
  142. ddr->sdram_mode_2 = CONFIG_SYS_DDR2_MODE_2;
  143. ddr->sdram_mode_cntl = CONFIG_SYS_DDR2_MODE_CTL;
  144. ddr->sdram_interval = CONFIG_SYS_DDR2_INTERVAL;
  145. ddr->sdram_data_init = CONFIG_SYS_DDR2_DATA_INIT;
  146. ddr->sdram_clk_cntl = CONFIG_SYS_DDR2_CLK_CTRL;
  147. asm ("sync;isync");
  148. udelay (500);
  149. ddr->sdram_cfg_1 = CONFIG_SYS_DDR2_CFG_1B;
  150. asm ("sync; isync");
  151. udelay (500);
  152. #endif
  153. return CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
  154. }
  155. #endif /* !defined(CONFIG_SPD_EEPROM) */
  156. #if defined(CONFIG_PCI)
  157. /*
  158. * Initialize PCI Devices, report devices found.
  159. */
  160. #ifndef CONFIG_PCI_PNP
  161. static struct pci_config_table pci_fsl86xxads_config_table[] = {
  162. {PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
  163. PCI_IDSEL_NUMBER, PCI_ANY_ID,
  164. pci_cfgfunc_config_device, {PCI_ENET0_IOADDR,
  165. PCI_ENET0_MEMADDR,
  166. PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER}},
  167. {}
  168. };
  169. #endif
  170. static struct pci_controller pci1_hose = {
  171. #ifndef CONFIG_PCI_PNP
  172. config_table:pci_mpc86xxcts_config_table
  173. #endif
  174. };
  175. #endif /* CONFIG_PCI */
  176. #ifdef CONFIG_PCI2
  177. static struct pci_controller pci2_hose;
  178. #endif /* CONFIG_PCI2 */
  179. int first_free_busno = 0;
  180. extern int fsl_pci_setup_inbound_windows(struct pci_region *r);
  181. extern void fsl_pci_init(struct pci_controller *hose);
  182. void pci_init_board(void)
  183. {
  184. volatile immap_t *immap = (immap_t *) CONFIG_SYS_CCSRBAR;
  185. volatile ccsr_gur_t *gur = &immap->im_gur;
  186. uint devdisr = gur->devdisr;
  187. uint io_sel = (gur->pordevsr & MPC8641_PORDEVSR_IO_SEL)
  188. >> MPC8641_PORDEVSR_IO_SEL_SHIFT;
  189. #ifdef CONFIG_PCI1
  190. {
  191. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCI1_ADDR;
  192. struct pci_controller *hose = &pci1_hose;
  193. struct pci_region *r = hose->regions;
  194. #ifdef DEBUG
  195. uint host1_agent = (gur->porbmsr & MPC8641_PORBMSR_HA)
  196. >> MPC8641_PORBMSR_HA_SHIFT;
  197. uint pex1_agent = (host1_agent == 0) || (host1_agent == 1);
  198. #endif
  199. if ((io_sel == 2 || io_sel == 3 || io_sel == 5
  200. || io_sel == 6 || io_sel == 7 || io_sel == 0xF)
  201. && !(devdisr & MPC86xx_DEVDISR_PCIEX1)) {
  202. debug("PCI-EXPRESS 1: %s \n", pex1_agent ? "Agent" : "Host");
  203. debug("0x%08x=0x%08x ", &pci->pme_msg_det, pci->pme_msg_det);
  204. if (pci->pme_msg_det) {
  205. pci->pme_msg_det = 0xffffffff;
  206. debug(" with errors. Clearing. Now 0x%08x",
  207. pci->pme_msg_det);
  208. }
  209. debug("\n");
  210. /* inbound */
  211. r += fsl_pci_setup_inbound_windows(r);
  212. /* outbound memory */
  213. pci_set_region(r++,
  214. CONFIG_SYS_PCI1_MEM_BASE,
  215. CONFIG_SYS_PCI1_MEM_PHYS,
  216. CONFIG_SYS_PCI1_MEM_SIZE,
  217. PCI_REGION_MEM);
  218. /* outbound io */
  219. pci_set_region(r++,
  220. CONFIG_SYS_PCI1_IO_BASE,
  221. CONFIG_SYS_PCI1_IO_PHYS,
  222. CONFIG_SYS_PCI1_IO_SIZE,
  223. PCI_REGION_IO);
  224. hose->region_count = r - hose->regions;
  225. hose->first_busno=first_free_busno;
  226. pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);
  227. fsl_pci_init(hose);
  228. first_free_busno=hose->last_busno+1;
  229. printf (" PCI-EXPRESS 1 on bus %02x - %02x\n",
  230. hose->first_busno,hose->last_busno);
  231. } else {
  232. puts("PCI-EXPRESS 1: Disabled\n");
  233. }
  234. }
  235. #else
  236. puts("PCI-EXPRESS1: Disabled\n");
  237. #endif /* CONFIG_PCI1 */
  238. #ifdef CONFIG_PCI2
  239. {
  240. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCI2_ADDR;
  241. struct pci_controller *hose = &pci2_hose;
  242. struct pci_region *r = hose->regions;
  243. /* inbound */
  244. r += fsl_pci_setup_inbound_windows(r);
  245. /* outbound memory */
  246. pci_set_region(r++,
  247. CONFIG_SYS_PCI2_MEM_BASE,
  248. CONFIG_SYS_PCI2_MEM_PHYS,
  249. CONFIG_SYS_PCI2_MEM_SIZE,
  250. PCI_REGION_MEM);
  251. /* outbound io */
  252. pci_set_region(r++,
  253. CONFIG_SYS_PCI2_IO_BASE,
  254. CONFIG_SYS_PCI2_IO_PHYS,
  255. CONFIG_SYS_PCI2_IO_SIZE,
  256. PCI_REGION_IO);
  257. hose->region_count = r - hose->regions;
  258. hose->first_busno=first_free_busno;
  259. pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);
  260. fsl_pci_init(hose);
  261. first_free_busno=hose->last_busno+1;
  262. printf (" PCI-EXPRESS 2 on bus %02x - %02x\n",
  263. hose->first_busno,hose->last_busno);
  264. }
  265. #else
  266. puts("PCI-EXPRESS 2: Disabled\n");
  267. #endif /* CONFIG_PCI2 */
  268. }
  269. #if defined(CONFIG_OF_BOARD_SETUP)
  270. extern void ft_fsl_pci_setup(void *blob, const char *pci_alias,
  271. struct pci_controller *hose);
  272. void ft_board_setup (void *blob, bd_t *bd)
  273. {
  274. ft_cpu_setup(blob, bd);
  275. #ifdef CONFIG_PCI1
  276. ft_fsl_pci_setup(blob, "pci0", &pci1_hose);
  277. #endif
  278. #ifdef CONFIG_PCI2
  279. ft_fsl_pci_setup(blob, "pci1", &pci2_hose);
  280. #endif
  281. }
  282. #endif
  283. void sbc8641d_reset_board (void)
  284. {
  285. puts ("Resetting board....\n");
  286. }
  287. /*
  288. * get_board_sys_clk
  289. * Clock is fixed at 1GHz on this board. Used for CONFIG_SYS_CLK_FREQ
  290. */
  291. unsigned long get_board_sys_clk (ulong dummy)
  292. {
  293. int i;
  294. ulong val = 0;
  295. i = 5;
  296. i &= 0x07;
  297. switch (i) {
  298. case 0:
  299. val = 33000000;
  300. break;
  301. case 1:
  302. val = 40000000;
  303. break;
  304. case 2:
  305. val = 50000000;
  306. break;
  307. case 3:
  308. val = 66000000;
  309. break;
  310. case 4:
  311. val = 83000000;
  312. break;
  313. case 5:
  314. val = 100000000;
  315. break;
  316. case 6:
  317. val = 134000000;
  318. break;
  319. case 7:
  320. val = 166000000;
  321. break;
  322. }
  323. return val;
  324. }