pci_auto.c 8.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331
  1. /*
  2. * arch/ppc/kernel/pci_auto.c
  3. *
  4. * PCI autoconfiguration library
  5. *
  6. * Author: Matt Porter <mporter@mvista.com>
  7. *
  8. * Copyright 2000 MontaVista Software Inc.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License as published by the
  12. * Free Software Foundation; either version 2 of the License, or (at your
  13. * option) any later version.
  14. */
  15. #include <common.h>
  16. #ifdef CONFIG_PCI
  17. #include <pci.h>
  18. #undef DEBUG
  19. #ifdef DEBUG
  20. #define DEBUGF(x...) printf(x)
  21. #else
  22. #define DEBUGF(x...)
  23. #endif /* DEBUG */
  24. #define PCIAUTO_IDE_MODE_MASK 0x05
  25. /*
  26. *
  27. */
  28. void pciauto_region_init(struct pci_region* res)
  29. {
  30. res->bus_lower = res->bus_start;
  31. }
  32. void pciauto_region_align(struct pci_region *res, unsigned long size)
  33. {
  34. res->bus_lower = ((res->bus_lower - 1) | (size - 1)) + 1;
  35. }
  36. int pciauto_region_allocate(struct pci_region* res, unsigned int size, unsigned int *bar)
  37. {
  38. unsigned long addr;
  39. if (!res) {
  40. DEBUGF("No resource");
  41. goto error;
  42. }
  43. addr = ((res->bus_lower - 1) | (size - 1)) + 1;
  44. if (addr - res->bus_start + size > res->size) {
  45. DEBUGF("No room in resource");
  46. goto error;
  47. }
  48. res->bus_lower = addr + size;
  49. DEBUGF("address=0x%lx", addr);
  50. *bar = addr;
  51. return 0;
  52. error:
  53. *bar = 0xffffffff;
  54. return -1;
  55. }
  56. /*
  57. *
  58. */
  59. void pciauto_setup_device(struct pci_controller *hose,
  60. pci_dev_t dev, int bars_num,
  61. struct pci_region *mem,
  62. struct pci_region *io)
  63. {
  64. unsigned int bar_value, bar_response, bar_size;
  65. unsigned int cmdstat = 0;
  66. struct pci_region *bar_res;
  67. int bar, bar_nr = 0;
  68. int found_mem64 = 0;
  69. pci_hose_read_config_dword(hose, dev, PCI_COMMAND, &cmdstat);
  70. cmdstat = (cmdstat & ~(PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) | PCI_COMMAND_MASTER;
  71. for (bar = PCI_BASE_ADDRESS_0; bar <= PCI_BASE_ADDRESS_0 + (bars_num*4); bar += 4) {
  72. /* Tickle the BAR and get the response */
  73. pci_hose_write_config_dword(hose, dev, bar, 0xffffffff);
  74. pci_hose_read_config_dword(hose, dev, bar, &bar_response);
  75. /* If BAR is not implemented go to the next BAR */
  76. if (!bar_response)
  77. continue;
  78. found_mem64 = 0;
  79. /* Check the BAR type and set our address mask */
  80. if (bar_response & PCI_BASE_ADDRESS_SPACE) {
  81. bar_size = ~(bar_response & PCI_BASE_ADDRESS_IO_MASK) + 1;
  82. bar_res = io;
  83. DEBUGF("PCI Autoconfig: BAR %d, I/O, size=0x%x, ", bar_nr, bar_size);
  84. } else {
  85. if ( (bar_response & PCI_BASE_ADDRESS_MEM_TYPE_MASK) ==
  86. PCI_BASE_ADDRESS_MEM_TYPE_64)
  87. found_mem64 = 1;
  88. bar_size = ~(bar_response & PCI_BASE_ADDRESS_MEM_MASK) + 1;
  89. bar_res = mem;
  90. DEBUGF("PCI Autoconfig: BAR %d, Mem, size=0x%x, ", bar_nr, bar_size);
  91. }
  92. if (pciauto_region_allocate(bar_res, bar_size, &bar_value) == 0) {
  93. /* Write it out and update our limit */
  94. pci_hose_write_config_dword(hose, dev, bar, bar_value);
  95. /*
  96. * If we are a 64-bit decoder then increment to the
  97. * upper 32 bits of the bar and force it to locate
  98. * in the lower 4GB of memory.
  99. */
  100. if (found_mem64) {
  101. bar += 4;
  102. pci_hose_write_config_dword(hose, dev, bar, 0x00000000);
  103. }
  104. cmdstat |= (bar_response & PCI_BASE_ADDRESS_SPACE) ?
  105. PCI_COMMAND_IO : PCI_COMMAND_MEMORY;
  106. }
  107. DEBUGF("\n");
  108. bar_nr++;
  109. }
  110. pci_hose_write_config_dword(hose, dev, PCI_COMMAND, cmdstat);
  111. pci_hose_write_config_byte(hose, dev, PCI_CACHE_LINE_SIZE, 0x08);
  112. pci_hose_write_config_byte(hose, dev, PCI_LATENCY_TIMER, 0x80);
  113. }
  114. static void pciauto_prescan_setup_bridge(struct pci_controller *hose,
  115. pci_dev_t dev, int sub_bus)
  116. {
  117. struct pci_region *pci_mem = hose->pci_mem;
  118. struct pci_region *pci_io = hose->pci_io;
  119. unsigned int cmdstat;
  120. pci_hose_read_config_dword(hose, dev, PCI_COMMAND, &cmdstat);
  121. /* Configure bus number registers */
  122. pci_hose_write_config_byte(hose, dev, PCI_PRIMARY_BUS, PCI_BUS(dev));
  123. pci_hose_write_config_byte(hose, dev, PCI_SECONDARY_BUS, sub_bus);
  124. pci_hose_write_config_byte(hose, dev, PCI_SUBORDINATE_BUS, 0xff);
  125. if (pci_mem) {
  126. /* Round memory allocator to 1MB boundary */
  127. pciauto_region_align(pci_mem, 0x100000);
  128. /* Set up memory and I/O filter limits, assume 32-bit I/O space */
  129. pci_hose_write_config_word(hose, dev, PCI_MEMORY_BASE,
  130. (pci_mem->bus_lower & 0xfff00000) >> 16);
  131. cmdstat |= PCI_COMMAND_MEMORY;
  132. }
  133. if (pci_io) {
  134. /* Round I/O allocator to 4KB boundary */
  135. pciauto_region_align(pci_io, 0x1000);
  136. pci_hose_write_config_byte(hose, dev, PCI_IO_BASE,
  137. (pci_io->bus_lower & 0x0000f000) >> 8);
  138. pci_hose_write_config_word(hose, dev, PCI_IO_BASE_UPPER16,
  139. (pci_io->bus_lower & 0xffff0000) >> 16);
  140. cmdstat |= PCI_COMMAND_IO;
  141. }
  142. /* We don't support prefetchable memory for now, so disable */
  143. pci_hose_write_config_word(hose, dev, PCI_PREF_MEMORY_BASE, 0x1000);
  144. pci_hose_write_config_word(hose, dev, PCI_PREF_MEMORY_LIMIT, 0x1000);
  145. /* Enable memory and I/O accesses, enable bus master */
  146. pci_hose_write_config_dword(hose, dev, PCI_COMMAND, cmdstat | PCI_COMMAND_MASTER);
  147. }
  148. static void pciauto_postscan_setup_bridge(struct pci_controller *hose,
  149. pci_dev_t dev, int sub_bus)
  150. {
  151. struct pci_region *pci_mem = hose->pci_mem;
  152. struct pci_region *pci_io = hose->pci_io;
  153. /* Configure bus number registers */
  154. pci_hose_write_config_byte(hose, dev, PCI_SUBORDINATE_BUS, sub_bus);
  155. if (pci_mem) {
  156. /* Round memory allocator to 1MB boundary */
  157. pciauto_region_align(pci_mem, 0x100000);
  158. pci_hose_write_config_word(hose, dev, PCI_MEMORY_LIMIT,
  159. (pci_mem->bus_lower-1) >> 16);
  160. }
  161. if (pci_io) {
  162. /* Round I/O allocator to 4KB boundary */
  163. pciauto_region_align(pci_io, 0x1000);
  164. pci_hose_write_config_byte(hose, dev, PCI_IO_LIMIT,
  165. ((pci_io->bus_lower-1) & 0x0000f000) >> 8);
  166. pci_hose_write_config_word(hose, dev, PCI_IO_LIMIT_UPPER16,
  167. ((pci_io->bus_lower-1) & 0xffff0000) >> 16);
  168. }
  169. }
  170. /*
  171. *
  172. */
  173. void pciauto_config_init(struct pci_controller *hose)
  174. {
  175. int i;
  176. hose->pci_io = hose->pci_mem = NULL;
  177. for (i=0; i<hose->region_count; i++) {
  178. switch(hose->regions[i].flags) {
  179. case PCI_REGION_IO:
  180. if (!hose->pci_io ||
  181. hose->pci_io->size < hose->regions[i].size)
  182. hose->pci_io = hose->regions + i;
  183. break;
  184. case PCI_REGION_MEM:
  185. if (!hose->pci_mem ||
  186. hose->pci_mem->size < hose->regions[i].size)
  187. hose->pci_mem = hose->regions + i;
  188. break;
  189. }
  190. }
  191. if (hose->pci_mem) {
  192. pciauto_region_init(hose->pci_mem);
  193. DEBUGF("PCI Autoconfig: Memory region: [%lx-%lx]\n",
  194. hose->pci_mem->bus_start,
  195. hose->pci_mem->bus_start + hose->pci_mem->size - 1);
  196. }
  197. if (hose->pci_io) {
  198. pciauto_region_init(hose->pci_io);
  199. DEBUGF("PCI Autoconfig: I/O region: [%lx-%lx]\n",
  200. hose->pci_io->bus_start,
  201. hose->pci_io->bus_start + hose->pci_io->size - 1);
  202. }
  203. }
  204. /* HJF: Changed this to return int. I think this is required
  205. * to get the correct result when scanning bridges
  206. */
  207. int pciauto_config_device(struct pci_controller *hose, pci_dev_t dev)
  208. {
  209. unsigned int sub_bus = PCI_BUS(dev);
  210. unsigned short class;
  211. unsigned char prg_iface;
  212. int n;
  213. pci_hose_read_config_word(hose, dev, PCI_CLASS_DEVICE, &class);
  214. switch(class) {
  215. case PCI_CLASS_BRIDGE_PCI:
  216. hose->current_busno++;
  217. pciauto_setup_device(hose, dev, 2, hose->pci_mem, hose->pci_io);
  218. DEBUGF("PCI Autoconfig: Found P2P bridge, device %d\n", PCI_DEV(dev));
  219. /* Passing in current_busno allows for sibling P2P bridges */
  220. pciauto_prescan_setup_bridge(hose, dev, hose->current_busno);
  221. /*
  222. * need to figure out if this is a subordinate bridge on the bus
  223. * to be able to properly set the pri/sec/sub bridge registers.
  224. */
  225. n = pci_hose_scan_bus(hose, hose->current_busno);
  226. /* figure out the deepest we've gone for this leg */
  227. sub_bus = max(n, sub_bus);
  228. pciauto_postscan_setup_bridge(hose, dev, sub_bus);
  229. sub_bus = hose->current_busno;
  230. break;
  231. case PCI_CLASS_STORAGE_IDE:
  232. pci_hose_read_config_byte(hose, dev, PCI_CLASS_PROG, &prg_iface);
  233. if (!(prg_iface & PCIAUTO_IDE_MODE_MASK)) {
  234. DEBUGF("PCI Autoconfig: Skipping legacy mode IDE controller\n");
  235. return sub_bus;
  236. }
  237. pciauto_setup_device(hose, dev, 6, hose->pci_mem, hose->pci_io);
  238. break;
  239. case PCI_CLASS_BRIDGE_CARDBUS:
  240. /* just do a minimal setup of the bridge, let the OS take care of the rest */
  241. pciauto_setup_device(hose, dev, 0, hose->pci_mem, hose->pci_io);
  242. DEBUGF("PCI Autoconfig: Found P2CardBus bridge, device %d\n", PCI_DEV(dev));
  243. hose->current_busno++;
  244. break;
  245. #ifdef CONFIG_MPC5200
  246. case PCI_CLASS_BRIDGE_OTHER:
  247. DEBUGF("PCI Autoconfig: Skipping bridge device %d\n",
  248. PCI_DEV(dev));
  249. break;
  250. #endif
  251. default:
  252. pciauto_setup_device(hose, dev, 6, hose->pci_mem, hose->pci_io);
  253. break;
  254. }
  255. return sub_bus;
  256. }
  257. #endif /* CONFIG_PCI */