xpedite1k.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359
  1. /*
  2. * Copyright (C) 2003 Travis B. Sawyer <travis.sawyer@sandburst.com>
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <asm/processor.h>
  24. #include <spd_sdram.h>
  25. #include <i2c.h>
  26. #define BOOT_SMALL_FLASH 32 /* 00100000 */
  27. #define FLASH_ONBD_N 2 /* 00000010 */
  28. #define FLASH_SRAM_SEL 1 /* 00000001 */
  29. long int fixed_sdram (void);
  30. int board_early_init_f(void)
  31. {
  32. unsigned long sdrreg;
  33. /* TBS: Setup the GPIO access for the user LEDs */
  34. mfsdr(sdr_pfc0, sdrreg);
  35. mtsdr(sdr_pfc0, (sdrreg & ~0x00000100) | 0x00000E00);
  36. out32(CFG_GPIO_BASE + 0x018, (USR_LED0 | USR_LED1 | USR_LED2 | USR_LED3));
  37. LED0_OFF();
  38. LED1_OFF();
  39. LED2_OFF();
  40. LED3_OFF();
  41. /*--------------------------------------------------------------------
  42. * Setup the external bus controller/chip selects
  43. *-------------------------------------------------------------------*/
  44. /* set the bus controller */
  45. mtebc (pb0ap, 0x04055200); /* FLASH/SRAM */
  46. mtebc (pb0cr, 0xfff18000); /* BAS=0xfff 1MB R/W 8-bit */
  47. mtebc (pb1ap, 0x04055200); /* FLASH/SRAM */
  48. mtebc (pb1cr, 0xfe098000); /* BAS=0xff8 16MB R/W 8-bit */
  49. /*--------------------------------------------------------------------
  50. * Setup the interrupt controller polarities, triggers, etc.
  51. *-------------------------------------------------------------------*/
  52. mtdcr (uic0sr, 0xffffffff); /* clear all */
  53. mtdcr (uic0er, 0x00000000); /* disable all */
  54. mtdcr (uic0cr, 0x00000003); /* SMI & UIC1 crit are critical */
  55. mtdcr (uic0pr, 0xfffffe00); /* per ref-board manual */
  56. mtdcr (uic0tr, 0x01c00000); /* per ref-board manual */
  57. mtdcr (uic0vr, 0x00000001); /* int31 highest, base=0x000 */
  58. mtdcr (uic0sr, 0xffffffff); /* clear all */
  59. mtdcr (uic1sr, 0xffffffff); /* clear all */
  60. mtdcr (uic1er, 0x00000000); /* disable all */
  61. mtdcr (uic1cr, 0x00000000); /* all non-critical */
  62. mtdcr (uic1pr, 0xffffc0ff); /* per ref-board manual */
  63. mtdcr (uic1tr, 0x00ff8000); /* per ref-board manual */
  64. mtdcr (uic1vr, 0x00000001); /* int31 highest, base=0x000 */
  65. mtdcr (uic1sr, 0xffffffff); /* clear all */
  66. mtdcr (uic2sr, 0xffffffff); /* clear all */
  67. mtdcr (uic2er, 0x00000000); /* disable all */
  68. mtdcr (uic2cr, 0x00000000); /* all non-critical */
  69. mtdcr (uic2pr, 0xffffffff); /* per ref-board manual */
  70. mtdcr (uic2tr, 0x00ff8c0f); /* per ref-board manual */
  71. mtdcr (uic2vr, 0x00000001); /* int31 highest, base=0x000 */
  72. mtdcr (uic2sr, 0xffffffff); /* clear all */
  73. mtdcr (uicb0sr, 0xfc000000); /* clear all */
  74. mtdcr (uicb0er, 0x00000000); /* disable all */
  75. mtdcr (uicb0cr, 0x00000000); /* all non-critical */
  76. mtdcr (uicb0pr, 0xfc000000); /* */
  77. mtdcr (uicb0tr, 0x00000000); /* */
  78. mtdcr (uicb0vr, 0x00000001); /* */
  79. LED0_ON();
  80. return 0;
  81. }
  82. int checkboard (void)
  83. {
  84. sys_info_t sysinfo;
  85. get_sys_info (&sysinfo);
  86. printf ("Board: XES XPedite1000 440GX\n");
  87. printf ("\tVCO: %lu MHz\n", sysinfo.freqVCOMhz / 1000000);
  88. printf ("\tCPU: %lu MHz\n", sysinfo.freqProcessor / 1000000);
  89. printf ("\tPLB: %lu MHz\n", sysinfo.freqPLB / 1000000);
  90. printf ("\tOPB: %lu MHz\n", sysinfo.freqOPB / 1000000);
  91. printf ("\tEPB: %lu MHz\n", sysinfo.freqEPB / 1000000);
  92. return (0);
  93. }
  94. long int initdram (int board_type)
  95. {
  96. long dram_size = 0;
  97. #if defined(CONFIG_SPD_EEPROM)
  98. dram_size = spd_sdram (0);
  99. #else
  100. dram_size = fixed_sdram ();
  101. #endif
  102. return dram_size;
  103. }
  104. #if defined(CFG_DRAM_TEST)
  105. int testdram (void)
  106. {
  107. uint *pstart = (uint *) 0x00000000;
  108. uint *pend = (uint *) 0x08000000;
  109. uint *p;
  110. for (p = pstart; p < pend; p++)
  111. *p = 0xaaaaaaaa;
  112. for (p = pstart; p < pend; p++) {
  113. if (*p != 0xaaaaaaaa) {
  114. printf ("SDRAM test fails at: %08x\n", (uint) p);
  115. return 1;
  116. }
  117. }
  118. for (p = pstart; p < pend; p++)
  119. *p = 0x55555555;
  120. for (p = pstart; p < pend; p++) {
  121. if (*p != 0x55555555) {
  122. printf ("SDRAM test fails at: %08x\n", (uint) p);
  123. return 1;
  124. }
  125. }
  126. return 0;
  127. }
  128. #endif
  129. #if !defined(CONFIG_SPD_EEPROM)
  130. /*************************************************************************
  131. * fixed sdram init -- doesn't use serial presence detect.
  132. *
  133. * Assumes: 128 MB, non-ECC, non-registered
  134. * PLB @ 133 MHz
  135. *
  136. ************************************************************************/
  137. long int fixed_sdram (void)
  138. {
  139. uint reg;
  140. /*--------------------------------------------------------------------
  141. * Setup some default
  142. *------------------------------------------------------------------*/
  143. mtsdram (mem_uabba, 0x00000000); /* ubba=0 (default) */
  144. mtsdram (mem_slio, 0x00000000); /* rdre=0 wrre=0 rarw=0 */
  145. mtsdram (mem_devopt, 0x00000000); /* dll=0 ds=0 (normal) */
  146. mtsdram (mem_wddctr, 0x00000000); /* wrcp=0 dcd=0 */
  147. mtsdram (mem_clktr, 0x40000000); /* clkp=1 (90 deg wr) dcdt=0 */
  148. /*--------------------------------------------------------------------
  149. * Setup for board-specific specific mem
  150. *------------------------------------------------------------------*/
  151. /*
  152. * Following for CAS Latency = 2.5 @ 133 MHz PLB
  153. */
  154. mtsdram (mem_b0cr, 0x000a4001); /* SDBA=0x000 128MB, Mode 3, enabled */
  155. mtsdram (mem_tr0, 0x410a4012); /* WR=2 WD=1 CL=2.5 PA=3 CP=4 LD=2 */
  156. /* RA=10 RD=3 */
  157. mtsdram (mem_tr1, 0x8080082f); /* SS=T2 SL=STAGE 3 CD=1 CT=0x02f */
  158. mtsdram (mem_rtr, 0x08200000); /* Rate 15.625 ns @ 133 MHz PLB */
  159. mtsdram (mem_cfg1, 0x00000000); /* Self-refresh exit, disable PM */
  160. udelay (400); /* Delay 200 usecs (min) */
  161. /*--------------------------------------------------------------------
  162. * Enable the controller, then wait for DCEN to complete
  163. *------------------------------------------------------------------*/
  164. mtsdram (mem_cfg0, 0x86000000); /* DCEN=1, PMUD=1, 64-bit */
  165. for (;;) {
  166. mfsdram (mem_mcsts, reg);
  167. if (reg & 0x80000000)
  168. break;
  169. }
  170. return (128 * 1024 * 1024); /* 128 MB */
  171. }
  172. #endif /* !defined(CONFIG_SPD_EEPROM) */
  173. /*************************************************************************
  174. * pci_pre_init
  175. *
  176. * This routine is called just prior to registering the hose and gives
  177. * the board the opportunity to check things. Returning a value of zero
  178. * indicates that things are bad & PCI initialization should be aborted.
  179. *
  180. * Different boards may wish to customize the pci controller structure
  181. * (add regions, override default access routines, etc) or perform
  182. * certain pre-initialization actions.
  183. *
  184. ************************************************************************/
  185. #if defined(CONFIG_PCI) && defined(CFG_PCI_PRE_INIT)
  186. int pci_pre_init(struct pci_controller * hose )
  187. {
  188. unsigned long strap;
  189. /* See if we're supposed to setup the pci */
  190. mfsdr(sdr_sdstp1, strap);
  191. if ((strap & 0x00010000) == 0) {
  192. return (0);
  193. }
  194. #if defined(CFG_PCI_FORCE_PCI_CONV)
  195. /* Setup System Device Register PCIX0_XCR */
  196. mfsdr(sdr_xcr, strap);
  197. strap &= 0x0f000000;
  198. mtsdr(sdr_xcr, strap);
  199. #endif
  200. return 1;
  201. }
  202. #endif /* defined(CONFIG_PCI) && defined(CFG_PCI_PRE_INIT) */
  203. /*************************************************************************
  204. * pci_target_init
  205. *
  206. * The bootstrap configuration provides default settings for the pci
  207. * inbound map (PIM). But the bootstrap config choices are limited and
  208. * may not be sufficient for a given board.
  209. *
  210. ************************************************************************/
  211. #if defined(CONFIG_PCI) && defined(CFG_PCI_TARGET_INIT)
  212. void pci_target_init(struct pci_controller * hose )
  213. {
  214. DECLARE_GLOBAL_DATA_PTR;
  215. /*--------------------------------------------------------------------------+
  216. * Disable everything
  217. *--------------------------------------------------------------------------*/
  218. out32r( PCIX0_PIM0SA, 0 ); /* disable */
  219. out32r( PCIX0_PIM1SA, 0 ); /* disable */
  220. out32r( PCIX0_PIM2SA, 0 ); /* disable */
  221. out32r( PCIX0_EROMBA, 0 ); /* disable expansion rom */
  222. /*--------------------------------------------------------------------------+
  223. * Map all of SDRAM to PCI address 0x0000_0000. Note that the 440 strapping
  224. * options to not support sizes such as 128/256 MB.
  225. *--------------------------------------------------------------------------*/
  226. out32r( PCIX0_PIM0LAL, CFG_SDRAM_BASE );
  227. out32r( PCIX0_PIM0LAH, 0 );
  228. out32r( PCIX0_PIM0SA, ~(gd->ram_size - 1) | 1 );
  229. out32r( PCIX0_BAR0, 0 );
  230. /*--------------------------------------------------------------------------+
  231. * Program the board's subsystem id/vendor id
  232. *--------------------------------------------------------------------------*/
  233. out16r( PCIX0_SBSYSVID, CFG_PCI_SUBSYS_VENDORID );
  234. out16r( PCIX0_SBSYSID, CFG_PCI_SUBSYS_DEVICEID );
  235. out16r( PCIX0_CMD, in16r(PCIX0_CMD) | PCI_COMMAND_MEMORY );
  236. }
  237. #endif /* defined(CONFIG_PCI) && defined(CFG_PCI_TARGET_INIT) */
  238. /*************************************************************************
  239. * is_pci_host
  240. *
  241. * This routine is called to determine if a pci scan should be
  242. * performed. With various hardware environments (especially cPCI and
  243. * PPMC) it's insufficient to depend on the state of the arbiter enable
  244. * bit in the strap register, or generic host/adapter assumptions.
  245. *
  246. * Rather than hard-code a bad assumption in the general 440 code, the
  247. * 440 pci code requires the board to decide at runtime.
  248. *
  249. * Return 0 for adapter mode, non-zero for host (monarch) mode.
  250. *
  251. *
  252. ************************************************************************/
  253. #if defined(CONFIG_PCI)
  254. int is_pci_host(struct pci_controller *hose)
  255. {
  256. return ((in32(CFG_GPIO_BASE + 0x1C) & 0x00000800) == 0);
  257. }
  258. #endif /* defined(CONFIG_PCI) */
  259. #ifdef CONFIG_POST
  260. /*
  261. * Returns 1 if keys pressed to start the power-on long-running tests
  262. * Called from board_init_f().
  263. */
  264. int post_hotkeys_pressed(void)
  265. {
  266. return (ctrlc());
  267. }
  268. void post_word_store (ulong a)
  269. {
  270. volatile ulong *save_addr =
  271. (volatile ulong *)(CFG_POST_WORD_ADDR);
  272. *save_addr = a;
  273. }
  274. ulong post_word_load (void)
  275. {
  276. volatile ulong *save_addr =
  277. (volatile ulong *)(CFG_POST_WORD_ADDR);
  278. return *save_addr;
  279. }
  280. #endif
  281. /*-----------------------------------------------------------------------------
  282. * board_get_enetaddr -- Read the MAC Addresses in the I2C EEPROM
  283. *-----------------------------------------------------------------------------
  284. */
  285. static int enetaddr_num = 0;
  286. void board_get_enetaddr (uchar * enet)
  287. {
  288. int i;
  289. unsigned char buff[0x100], *cp;
  290. /* Initialize I2C */
  291. i2c_init (CFG_I2C_SPEED, CFG_I2C_SLAVE);
  292. /* Read 256 bytes in EEPROM */
  293. i2c_read (0x50, 0, 1, buff, 0x100);
  294. if (enetaddr_num == 0) {
  295. cp = &buff[0xF4];
  296. enetaddr_num = 1;
  297. }
  298. else
  299. cp = &buff[0xFA];
  300. for (i = 0; i < 6; i++,cp++)
  301. enet[i] = *cp;
  302. printf ("MAC address = %02x:%02x:%02x:%02x:%02x:%02x\n",
  303. enet[0], enet[1], enet[2], enet[3], enet[4], enet[5]);
  304. }