sdram.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438
  1. /*
  2. * (C) Copyright 2006
  3. * Sylvie Gohl, AMCC/IBM, gohl.sylvie@fr.ibm.com
  4. * Jacqueline Pira-Ferriol, AMCC/IBM, jpira-ferriol@fr.ibm.com
  5. * Thierry Roman, AMCC/IBM, thierry_roman@fr.ibm.com
  6. * Alain Saurel, AMCC/IBM, alain.saurel@fr.ibm.com
  7. * Robert Snyder, AMCC/IBM, rob.snyder@fr.ibm.com
  8. *
  9. * (C) Copyright 2006-2007
  10. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  25. * MA 02111-1307 USA
  26. */
  27. /* define DEBUG for debug output */
  28. #undef DEBUG
  29. #include <common.h>
  30. #include <asm/processor.h>
  31. #include <asm/io.h>
  32. #include <ppc440.h>
  33. #include "sdram.h"
  34. #if !defined(CONFIG_NAND_U_BOOT) || defined(CONFIG_NAND_SPL) || \
  35. defined(CONFIG_DDR_DATA_EYE)
  36. /*-----------------------------------------------------------------------------+
  37. * wait_for_dlllock.
  38. +----------------------------------------------------------------------------*/
  39. static int wait_for_dlllock(void)
  40. {
  41. unsigned long val;
  42. int wait = 0;
  43. /* -----------------------------------------------------------+
  44. * Wait for the DCC master delay line to finish calibration
  45. * ----------------------------------------------------------*/
  46. mtdcr(ddrcfga, DDR0_17);
  47. val = DDR0_17_DLLLOCKREG_UNLOCKED;
  48. while (wait != 0xffff) {
  49. val = mfdcr(ddrcfgd);
  50. if ((val & DDR0_17_DLLLOCKREG_MASK) == DDR0_17_DLLLOCKREG_LOCKED)
  51. /* dlllockreg bit on */
  52. return 0;
  53. else
  54. wait++;
  55. }
  56. debug("0x%04x: DDR0_17 Value (dlllockreg bit): 0x%08x\n", wait, val);
  57. debug("Waiting for dlllockreg bit to raise\n");
  58. return -1;
  59. }
  60. #endif
  61. #if defined(CONFIG_DDR_DATA_EYE)
  62. /*-----------------------------------------------------------------------------+
  63. * wait_for_dram_init_complete.
  64. +----------------------------------------------------------------------------*/
  65. int wait_for_dram_init_complete(void)
  66. {
  67. unsigned long val;
  68. int wait = 0;
  69. /* --------------------------------------------------------------+
  70. * Wait for 'DRAM initialization complete' bit in status register
  71. * -------------------------------------------------------------*/
  72. mtdcr(ddrcfga, DDR0_00);
  73. while (wait != 0xffff) {
  74. val = mfdcr(ddrcfgd);
  75. if ((val & DDR0_00_INT_STATUS_BIT6) == DDR0_00_INT_STATUS_BIT6)
  76. /* 'DRAM initialization complete' bit */
  77. return 0;
  78. else
  79. wait++;
  80. }
  81. debug("DRAM initialization complete bit in status register did not rise\n");
  82. return -1;
  83. }
  84. #define NUM_TRIES 64
  85. #define NUM_READS 10
  86. /*-----------------------------------------------------------------------------+
  87. * denali_core_search_data_eye.
  88. +----------------------------------------------------------------------------*/
  89. void denali_core_search_data_eye(unsigned long memory_size)
  90. {
  91. int k, j;
  92. u32 val;
  93. u32 wr_dqs_shift, dqs_out_shift, dll_dqs_delay_X;
  94. u32 max_passing_cases = 0, wr_dqs_shift_with_max_passing_cases = 0;
  95. u32 passing_cases = 0, dll_dqs_delay_X_sw_val = 0;
  96. u32 dll_dqs_delay_X_start_window = 0, dll_dqs_delay_X_end_window = 0;
  97. volatile u32 *ram_pointer;
  98. u32 test[NUM_TRIES] = {
  99. 0x00000000, 0x00000000, 0xFFFFFFFF, 0xFFFFFFFF,
  100. 0x00000000, 0x00000000, 0xFFFFFFFF, 0xFFFFFFFF,
  101. 0xFFFFFFFF, 0xFFFFFFFF, 0x00000000, 0x00000000,
  102. 0xFFFFFFFF, 0xFFFFFFFF, 0x00000000, 0x00000000,
  103. 0xAAAAAAAA, 0xAAAAAAAA, 0x55555555, 0x55555555,
  104. 0xAAAAAAAA, 0xAAAAAAAA, 0x55555555, 0x55555555,
  105. 0x55555555, 0x55555555, 0xAAAAAAAA, 0xAAAAAAAA,
  106. 0x55555555, 0x55555555, 0xAAAAAAAA, 0xAAAAAAAA,
  107. 0xA5A5A5A5, 0xA5A5A5A5, 0x5A5A5A5A, 0x5A5A5A5A,
  108. 0xA5A5A5A5, 0xA5A5A5A5, 0x5A5A5A5A, 0x5A5A5A5A,
  109. 0x5A5A5A5A, 0x5A5A5A5A, 0xA5A5A5A5, 0xA5A5A5A5,
  110. 0x5A5A5A5A, 0x5A5A5A5A, 0xA5A5A5A5, 0xA5A5A5A5,
  111. 0xAA55AA55, 0xAA55AA55, 0x55AA55AA, 0x55AA55AA,
  112. 0xAA55AA55, 0xAA55AA55, 0x55AA55AA, 0x55AA55AA,
  113. 0x55AA55AA, 0x55AA55AA, 0xAA55AA55, 0xAA55AA55,
  114. 0x55AA55AA, 0x55AA55AA, 0xAA55AA55, 0xAA55AA55 };
  115. ram_pointer = (volatile u32 *)(CFG_SDRAM_BASE);
  116. for (wr_dqs_shift = 64; wr_dqs_shift < 96; wr_dqs_shift++) {
  117. /*for (wr_dqs_shift=1; wr_dqs_shift<96; wr_dqs_shift++) {*/
  118. /* -----------------------------------------------------------+
  119. * De-assert 'start' parameter.
  120. * ----------------------------------------------------------*/
  121. mtdcr(ddrcfga, DDR0_02);
  122. val = (mfdcr(ddrcfgd) & ~DDR0_02_START_MASK) | DDR0_02_START_OFF;
  123. mtdcr(ddrcfgd, val);
  124. /* -----------------------------------------------------------+
  125. * Set 'wr_dqs_shift'
  126. * ----------------------------------------------------------*/
  127. mtdcr(ddrcfga, DDR0_09);
  128. val = (mfdcr(ddrcfgd) & ~DDR0_09_WR_DQS_SHIFT_MASK)
  129. | DDR0_09_WR_DQS_SHIFT_ENCODE(wr_dqs_shift);
  130. mtdcr(ddrcfgd, val);
  131. /* -----------------------------------------------------------+
  132. * Set 'dqs_out_shift' = wr_dqs_shift + 32
  133. * ----------------------------------------------------------*/
  134. dqs_out_shift = wr_dqs_shift + 32;
  135. mtdcr(ddrcfga, DDR0_22);
  136. val = (mfdcr(ddrcfgd) & ~DDR0_22_DQS_OUT_SHIFT_MASK)
  137. | DDR0_22_DQS_OUT_SHIFT_ENCODE(dqs_out_shift);
  138. mtdcr(ddrcfgd, val);
  139. passing_cases = 0;
  140. for (dll_dqs_delay_X = 1; dll_dqs_delay_X < 64; dll_dqs_delay_X++) {
  141. /*for (dll_dqs_delay_X=1; dll_dqs_delay_X<128; dll_dqs_delay_X++) {*/
  142. /* -----------------------------------------------------------+
  143. * Set 'dll_dqs_delay_X'.
  144. * ----------------------------------------------------------*/
  145. /* dll_dqs_delay_0 */
  146. mtdcr(ddrcfga, DDR0_17);
  147. val = (mfdcr(ddrcfgd) & ~DDR0_17_DLL_DQS_DELAY_0_MASK)
  148. | DDR0_17_DLL_DQS_DELAY_0_ENCODE(dll_dqs_delay_X);
  149. mtdcr(ddrcfgd, val);
  150. /* dll_dqs_delay_1 to dll_dqs_delay_4 */
  151. mtdcr(ddrcfga, DDR0_18);
  152. val = (mfdcr(ddrcfgd) & ~DDR0_18_DLL_DQS_DELAY_X_MASK)
  153. | DDR0_18_DLL_DQS_DELAY_4_ENCODE(dll_dqs_delay_X)
  154. | DDR0_18_DLL_DQS_DELAY_3_ENCODE(dll_dqs_delay_X)
  155. | DDR0_18_DLL_DQS_DELAY_2_ENCODE(dll_dqs_delay_X)
  156. | DDR0_18_DLL_DQS_DELAY_1_ENCODE(dll_dqs_delay_X);
  157. mtdcr(ddrcfgd, val);
  158. /* dll_dqs_delay_5 to dll_dqs_delay_8 */
  159. mtdcr(ddrcfga, DDR0_19);
  160. val = (mfdcr(ddrcfgd) & ~DDR0_19_DLL_DQS_DELAY_X_MASK)
  161. | DDR0_19_DLL_DQS_DELAY_8_ENCODE(dll_dqs_delay_X)
  162. | DDR0_19_DLL_DQS_DELAY_7_ENCODE(dll_dqs_delay_X)
  163. | DDR0_19_DLL_DQS_DELAY_6_ENCODE(dll_dqs_delay_X)
  164. | DDR0_19_DLL_DQS_DELAY_5_ENCODE(dll_dqs_delay_X);
  165. mtdcr(ddrcfgd, val);
  166. ppcMsync();
  167. ppcMbar();
  168. /* -----------------------------------------------------------+
  169. * Assert 'start' parameter.
  170. * ----------------------------------------------------------*/
  171. mtdcr(ddrcfga, DDR0_02);
  172. val = (mfdcr(ddrcfgd) & ~DDR0_02_START_MASK) | DDR0_02_START_ON;
  173. mtdcr(ddrcfgd, val);
  174. ppcMsync();
  175. ppcMbar();
  176. /* -----------------------------------------------------------+
  177. * Wait for the DCC master delay line to finish calibration
  178. * ----------------------------------------------------------*/
  179. if (wait_for_dlllock() != 0) {
  180. printf("dlllock did not occur !!!\n");
  181. printf("denali_core_search_data_eye!!!\n");
  182. printf("wr_dqs_shift = %d - dll_dqs_delay_X = %d\n",
  183. wr_dqs_shift, dll_dqs_delay_X);
  184. hang();
  185. }
  186. ppcMsync();
  187. ppcMbar();
  188. if (wait_for_dram_init_complete() != 0) {
  189. printf("dram init complete did not occur !!!\n");
  190. printf("denali_core_search_data_eye!!!\n");
  191. printf("wr_dqs_shift = %d - dll_dqs_delay_X = %d\n",
  192. wr_dqs_shift, dll_dqs_delay_X);
  193. hang();
  194. }
  195. udelay(100); /* wait 100us to ensure init is really completed !!! */
  196. /* write values */
  197. for (j=0; j<NUM_TRIES; j++) {
  198. ram_pointer[j] = test[j];
  199. /* clear any cache at ram location */
  200. __asm__("dcbf 0,%0": :"r" (&ram_pointer[j]));
  201. }
  202. /* read values back */
  203. for (j=0; j<NUM_TRIES; j++) {
  204. for (k=0; k<NUM_READS; k++) {
  205. /* clear any cache at ram location */
  206. __asm__("dcbf 0,%0": :"r" (&ram_pointer[j]));
  207. if (ram_pointer[j] != test[j])
  208. break;
  209. }
  210. /* read error */
  211. if (k != NUM_READS)
  212. break;
  213. }
  214. /* See if the dll_dqs_delay_X value passed.*/
  215. if (j < NUM_TRIES) {
  216. /* Failed */
  217. passing_cases = 0;
  218. /* break; */
  219. } else {
  220. /* Passed */
  221. if (passing_cases == 0)
  222. dll_dqs_delay_X_sw_val = dll_dqs_delay_X;
  223. passing_cases++;
  224. if (passing_cases >= max_passing_cases) {
  225. max_passing_cases = passing_cases;
  226. wr_dqs_shift_with_max_passing_cases = wr_dqs_shift;
  227. dll_dqs_delay_X_start_window = dll_dqs_delay_X_sw_val;
  228. dll_dqs_delay_X_end_window = dll_dqs_delay_X;
  229. }
  230. }
  231. /* -----------------------------------------------------------+
  232. * De-assert 'start' parameter.
  233. * ----------------------------------------------------------*/
  234. mtdcr(ddrcfga, DDR0_02);
  235. val = (mfdcr(ddrcfgd) & ~DDR0_02_START_MASK) | DDR0_02_START_OFF;
  236. mtdcr(ddrcfgd, val);
  237. } /* for (dll_dqs_delay_X=0; dll_dqs_delay_X<128; dll_dqs_delay_X++) */
  238. } /* for (wr_dqs_shift=0; wr_dqs_shift<96; wr_dqs_shift++) */
  239. /* -----------------------------------------------------------+
  240. * Largest passing window is now detected.
  241. * ----------------------------------------------------------*/
  242. /* Compute dll_dqs_delay_X value */
  243. dll_dqs_delay_X = (dll_dqs_delay_X_end_window + dll_dqs_delay_X_start_window) / 2;
  244. wr_dqs_shift = wr_dqs_shift_with_max_passing_cases;
  245. debug("DQS calibration - Window detected:\n");
  246. debug("max_passing_cases = %d\n", max_passing_cases);
  247. debug("wr_dqs_shift = %d\n", wr_dqs_shift);
  248. debug("dll_dqs_delay_X = %d\n", dll_dqs_delay_X);
  249. debug("dll_dqs_delay_X window = %d - %d\n",
  250. dll_dqs_delay_X_start_window, dll_dqs_delay_X_end_window);
  251. /* -----------------------------------------------------------+
  252. * De-assert 'start' parameter.
  253. * ----------------------------------------------------------*/
  254. mtdcr(ddrcfga, DDR0_02);
  255. val = (mfdcr(ddrcfgd) & ~DDR0_02_START_MASK) | DDR0_02_START_OFF;
  256. mtdcr(ddrcfgd, val);
  257. /* -----------------------------------------------------------+
  258. * Set 'wr_dqs_shift'
  259. * ----------------------------------------------------------*/
  260. mtdcr(ddrcfga, DDR0_09);
  261. val = (mfdcr(ddrcfgd) & ~DDR0_09_WR_DQS_SHIFT_MASK)
  262. | DDR0_09_WR_DQS_SHIFT_ENCODE(wr_dqs_shift);
  263. mtdcr(ddrcfgd, val);
  264. debug("DDR0_09=0x%08lx\n", val);
  265. /* -----------------------------------------------------------+
  266. * Set 'dqs_out_shift' = wr_dqs_shift + 32
  267. * ----------------------------------------------------------*/
  268. dqs_out_shift = wr_dqs_shift + 32;
  269. mtdcr(ddrcfga, DDR0_22);
  270. val = (mfdcr(ddrcfgd) & ~DDR0_22_DQS_OUT_SHIFT_MASK)
  271. | DDR0_22_DQS_OUT_SHIFT_ENCODE(dqs_out_shift);
  272. mtdcr(ddrcfgd, val);
  273. debug("DDR0_22=0x%08lx\n", val);
  274. /* -----------------------------------------------------------+
  275. * Set 'dll_dqs_delay_X'.
  276. * ----------------------------------------------------------*/
  277. /* dll_dqs_delay_0 */
  278. mtdcr(ddrcfga, DDR0_17);
  279. val = (mfdcr(ddrcfgd) & ~DDR0_17_DLL_DQS_DELAY_0_MASK)
  280. | DDR0_17_DLL_DQS_DELAY_0_ENCODE(dll_dqs_delay_X);
  281. mtdcr(ddrcfgd, val);
  282. debug("DDR0_17=0x%08lx\n", val);
  283. /* dll_dqs_delay_1 to dll_dqs_delay_4 */
  284. mtdcr(ddrcfga, DDR0_18);
  285. val = (mfdcr(ddrcfgd) & ~DDR0_18_DLL_DQS_DELAY_X_MASK)
  286. | DDR0_18_DLL_DQS_DELAY_4_ENCODE(dll_dqs_delay_X)
  287. | DDR0_18_DLL_DQS_DELAY_3_ENCODE(dll_dqs_delay_X)
  288. | DDR0_18_DLL_DQS_DELAY_2_ENCODE(dll_dqs_delay_X)
  289. | DDR0_18_DLL_DQS_DELAY_1_ENCODE(dll_dqs_delay_X);
  290. mtdcr(ddrcfgd, val);
  291. debug("DDR0_18=0x%08lx\n", val);
  292. /* dll_dqs_delay_5 to dll_dqs_delay_8 */
  293. mtdcr(ddrcfga, DDR0_19);
  294. val = (mfdcr(ddrcfgd) & ~DDR0_19_DLL_DQS_DELAY_X_MASK)
  295. | DDR0_19_DLL_DQS_DELAY_8_ENCODE(dll_dqs_delay_X)
  296. | DDR0_19_DLL_DQS_DELAY_7_ENCODE(dll_dqs_delay_X)
  297. | DDR0_19_DLL_DQS_DELAY_6_ENCODE(dll_dqs_delay_X)
  298. | DDR0_19_DLL_DQS_DELAY_5_ENCODE(dll_dqs_delay_X);
  299. mtdcr(ddrcfgd, val);
  300. debug("DDR0_19=0x%08lx\n", val);
  301. /* -----------------------------------------------------------+
  302. * Assert 'start' parameter.
  303. * ----------------------------------------------------------*/
  304. mtdcr(ddrcfga, DDR0_02);
  305. val = (mfdcr(ddrcfgd) & ~DDR0_02_START_MASK) | DDR0_02_START_ON;
  306. mtdcr(ddrcfgd, val);
  307. ppcMsync();
  308. ppcMbar();
  309. /* -----------------------------------------------------------+
  310. * Wait for the DCC master delay line to finish calibration
  311. * ----------------------------------------------------------*/
  312. if (wait_for_dlllock() != 0) {
  313. printf("dlllock did not occur !!!\n");
  314. hang();
  315. }
  316. ppcMsync();
  317. ppcMbar();
  318. if (wait_for_dram_init_complete() != 0) {
  319. printf("dram init complete did not occur !!!\n");
  320. hang();
  321. }
  322. udelay(100); /* wait 100us to ensure init is really completed !!! */
  323. }
  324. #endif /* CONFIG_DDR_DATA_EYE */
  325. #if defined(CONFIG_NAND_SPL)
  326. /* Using cpu/ppc4xx/speed.c to calculate the bus frequency is too big
  327. * for the 4k NAND boot image so define bus_frequency to 133MHz here
  328. * which is save for the refresh counter setup.
  329. */
  330. #define get_bus_freq(val) 133000000
  331. #endif
  332. /*************************************************************************
  333. *
  334. * initdram -- 440EPx's DDR controller is a DENALI Core
  335. *
  336. ************************************************************************/
  337. long int initdram (int board_type)
  338. {
  339. #if !defined(CONFIG_NAND_U_BOOT) || defined(CONFIG_NAND_SPL)
  340. ulong speed = get_bus_freq(0);
  341. mtsdram(DDR0_02, 0x00000000);
  342. mtsdram(DDR0_00, 0x0000190A);
  343. mtsdram(DDR0_01, 0x01000000);
  344. mtsdram(DDR0_03, 0x02030602);
  345. mtsdram(DDR0_04, 0x0A020200);
  346. mtsdram(DDR0_05, 0x02020308);
  347. mtsdram(DDR0_06, 0x0102C812);
  348. mtsdram(DDR0_07, 0x000D0100);
  349. mtsdram(DDR0_08, 0x02430001);
  350. mtsdram(DDR0_09, 0x00011D5F);
  351. mtsdram(DDR0_10, 0x00000300);
  352. mtsdram(DDR0_11, 0x0027C800);
  353. mtsdram(DDR0_12, 0x00000003);
  354. mtsdram(DDR0_14, 0x00000000);
  355. mtsdram(DDR0_17, 0x19000000);
  356. mtsdram(DDR0_18, 0x19191919);
  357. mtsdram(DDR0_19, 0x19191919);
  358. mtsdram(DDR0_20, 0x0B0B0B0B);
  359. mtsdram(DDR0_21, 0x0B0B0B0B);
  360. mtsdram(DDR0_22, 0x00267F0B);
  361. mtsdram(DDR0_23, 0x00000000);
  362. mtsdram(DDR0_24, 0x01010002);
  363. if (speed > 133333334)
  364. mtsdram(DDR0_26, 0x5B26050C);
  365. else
  366. mtsdram(DDR0_26, 0x5B260408);
  367. mtsdram(DDR0_27, 0x0000682B);
  368. mtsdram(DDR0_28, 0x00000000);
  369. mtsdram(DDR0_31, 0x00000000);
  370. mtsdram(DDR0_42, 0x01000006);
  371. mtsdram(DDR0_43, 0x030A0200);
  372. mtsdram(DDR0_44, 0x00000003);
  373. mtsdram(DDR0_02, 0x00000001);
  374. wait_for_dlllock();
  375. #endif /* #ifndef CONFIG_NAND_U_BOOT */
  376. #ifdef CONFIG_DDR_DATA_EYE
  377. /* -----------------------------------------------------------+
  378. * Perform data eye search if requested.
  379. * ----------------------------------------------------------*/
  380. denali_core_search_data_eye(CFG_MBYTES_SDRAM << 20);
  381. #endif
  382. return (CFG_MBYTES_SDRAM << 20);
  383. }